May 30, 2010
NHK Improves Resolution of Organic TFT-driven OLED Panel
NHK Science & Technology Research Laboratories (STRL) exhibited a flexible OLED panel driven by organic TFTs at OpenHouse 2010, which took place from May 27 to 30, 2010, in Tokyo [more]
May 27, 2010
[mos-ak] C4P MOS-AK/GSA ESSDERC/ESSCIRC Workshop in Seville on Sept. 17, 2010
You received this message because you are subscribed to the Google Groups "mos-ak" group.
To post to this group, send email to mos-ak@googlegroups.com.
To unsubscribe from this group, send email to mos-ak+unsubscribe@googlegroups.com.
For more options, visit this group at http://groups.google.com/group/mos-ak?hl=en.
To post to this group, send email to mos-ak@googlegroups.com.
To unsubscribe from this group, send email to mos-ak+unsubscribe@googlegroups.com.
For more options, visit this group at http://groups.google.com/group/mos-ak?hl=en.
C4P MOS-AK/GSA ESSDERC/ESSCIRC Workshop: http://www.mos-ak.org/seville/
"Frontiers of the Compact Modeling for Advanced Analog/RF Applications"
The MOS-AK/GSA Workshop in Seville will be organized as an integral
part of the ESSDERC/ESSCIRC Conference. The MOS-AK/GSA Workshop is
HiTech forum to discuss the frontiers of the electron devices modeling
with emphasis on simulation-aware models. Original papers presenting
new developments and advances in the compact/spice modeling and its
Verilog-A standardization are solicited. Suggested topics include (but
are not limited to):
* Compact Modeling (CM) of the electron devices
* Verilog-A language for CM standardization
* New CM techniques and extraction software
* CM of passive, active, sensors and actuators
* Emerging Devices, CMOS and SOI-based memory cells
* Microwave, RF device modeling, high voltage device modeling
* Nanoscale CMOS devices and circuits
* Technology R&D, DFY, DFT and IC Designs
* Foundry/Fabless Interface Strategies
On-line abstract submission is open with the deadline on July 15, 2010.
Further details and updates: http://www.mos-ak.org/seville/
==========================================================
* Wroclaw: June 24-26 www.mixdes.org/Special_sessions.htm
* Tarragona: June.31-July.1 http://www.compactmodelling.eu/tc_programme.php
* Seville: Sept. 17 http://www.mos-ak.org/seville/
* California: Dec'2010 http://www.mos-ak.org/
==========================================================
You received this message because you are subscribed to the Google Groups "mos-ak" group.
To post to this group, send email to mos-ak@googlegroups.com.
To unsubscribe from this group, send email to mos-ak+unsubscribe@googlegroups.com.
For more options, visit this group at http://groups.google.com/group/mos-ak?hl=en.
"Frontiers of the Compact Modeling for Advanced Analog/RF Applications"
The MOS-AK/GSA Workshop in Seville will be organized as an integral
part of the ESSDERC/ESSCIRC Conference. The MOS-AK/GSA Workshop is
HiTech forum to discuss the frontiers of the electron devices modeling
with emphasis on simulation-aware models. Original papers presenting
new developments and advances in the compact/spice modeling and its
Verilog-A standardization are solicited. Suggested topics include (but
are not limited to):
* Compact Modeling (CM) of the electron devices
* Verilog-A language for CM standardization
* New CM techniques and extraction software
* CM of passive, active, sensors and actuators
* Emerging Devices, CMOS and SOI-based memory cells
* Microwave, RF device modeling, high voltage device modeling
* Nanoscale CMOS devices and circuits
* Technology R&D, DFY, DFT and IC Designs
* Foundry/Fabless Interface Strategies
On-line abstract submission is open with the deadline on July 15, 2010.
Further details and updates: http://www.mos-ak.org/seville/
==========================================================
* Wroclaw: June 24-26 www.mixdes.org/Special_sessions.htm
* Tarragona: June.31-July.1 http://www.compactmodelling.eu/tc_programme.php
* Seville: Sept. 17 http://www.mos-ak.org/seville/
* California: Dec'2010 http://www.mos-ak.org/
==========================================================
You received this message because you are subscribed to the Google Groups "mos-ak" group.
To post to this group, send email to mos-ak@googlegroups.com.
To unsubscribe from this group, send email to mos-ak+unsubscribe@googlegroups.com.
For more options, visit this group at http://groups.google.com/group/mos-ak?hl=en.
May 26, 2010
IEEE papers in May 2010
Why the Universal Mobility Is Not
Cristoloveanu, S. Rodriguez, N. Gamiz, F.Digital Object Identifier : 10.1109/TED.2010.2046109
AbstractPlus | Full Text: PDF (717KB)
Compact and Distributed Modeling of Cryogenic Bulk MOSFET Operation
Akturk, A. Holloway, M. Potbhare, S. Gundlach, D. Li, B. Goldsman, N. Peckerar, M. Cheung, K. P.Digital Object Identifier : 10.1109/TED.2010.2046458
AbstractPlus | Full Text: PDF (1193KB)
Compact Modeling of Experimental n- and p-Channel FinFETs
Song, J. Yuan, Y. Yu, B. Xiong, W. Taur, Y.Digital Object Identifier : 10.1109/TED.2010.2047067
AbstractPlus | Full Text: PDF (339KB)
Compact Modeling of a Magnetic Tunnel Junction—Part I: Dynamic Magnetization Model
Kammerer, J.-B. Madec, M. Hébrard, L.Digital Object Identifier : 10.1109/TED.2010.2047070
AbstractPlus | Full Text: PDF (410KB)
Compact Modeling of a Magnetic Tunnel Junction—Part II: Tunneling Current Model
Madec, M. Kammerer, J.-B. Hébrard, L.Digital Object Identifier : 10.1109/TED.2010.2047071
AbstractPlus | Full Text: PDF (498KB)
Compact Modeling of LDMOS Transistors for Extreme Environment Analog Circuit Design
Kashyap, A. S. Mantooth, H. A. Vo, T. A. Mojarradi, M.Digital Object Identifier : 10.1109/TED.2010.2046073
AbstractPlus | Full Text: PDF (1337KB)
Variability Analysis of TiN Metal-Gate FinFETs
Endo, K. O'uchi, S. Ishikawa, Y. Liu, Y. Matsukawa, T. Sakamoto, K. Tsukada, J. Yamauchi, H. Masahara, M.Digital Object Identifier : 10.1109/LED.2010.2047091
AbstractPlus | Full Text: PDF (116KB)
Transistor mismatch in 32 nm high-k metal-gate process
Extraction Technique of Trap Densities in Thin Films and at Insulator Interfaces of Thin-Film Transistors
Kimura, M.Digital Object Identifier : 10.1109/LED.2010.2045221
AbstractPlus | Full Text: PDF (192KB)
May 18, 2010
Some papers (May 2010) I've found interesting...
Substrate Noise Coupling Mechanisms in Lightly Doped CMOS Transistors
- 5457978abstract
Bronckers, S.; Van der Plas, G.; Vandersteen, G.; Rolain, Y.;
Interuniversity Microelectronics Centre (IMEC), Leuven, Belgium
Interuniversity Microelectronics Centre (IMEC), Leuven, Belgium
This paper appears in: Instrumentation and Measurement, IEEE Transactions on
Issue Date: June 2010
Volume: 59 Issue:6
On page(s): 1727 - 1733
ISSN: 0018-9456
Digital Object Identifier: 10.1109/TIM.2009.2024370
Date of Publication: 03 May 2010
Date of Current Version: 10 May 2010
Issue Date: June 2010
Volume: 59 Issue:6
On page(s): 1727 - 1733
ISSN: 0018-9456
Digital Object Identifier: 10.1109/TIM.2009.2024370
Date of Publication: 03 May 2010
Date of Current Version: 10 May 2010
Thermal shot noise in top-gated single carbon nanotube field effect transistors
- 5464988abstract
Chaste, J.; Pallecchi, E.; Morfin, P.; Feve, G.; Kontos, T.; Berroir, J.-M.; Hakonen, P.; Placais, B.;
Laboratoire Pierre Aigrain, Ecole Normale Supérieure, CNRS (UMR 8551), Université P. et M. Curie, Université D. Diderot, 24, rue Lhomond, 75231 Paris Cedex 05, France
Laboratoire Pierre Aigrain, Ecole Normale Supérieure, CNRS (UMR 8551), Université P. et M. Curie, Université D. Diderot, 24, rue Lhomond, 75231 Paris Cedex 05, France
This paper appears in: Applied Physics Letters
Issue Date: May 2010
Volume: 96 Issue:19
On page(s): 192103 - 192103-3
ISSN: 0003-6951
Digital Object Identifier: 10.1063/1.3425889
Date of Current Version: 13 May 2010
Issue Date: May 2010
Volume: 96 Issue:19
On page(s): 192103 - 192103-3
ISSN: 0003-6951
Digital Object Identifier: 10.1063/1.3425889
Date of Current Version: 13 May 2010
The high-frequency transconductance and current noise of top-gated single carbon nanotube transistors have been measured and used to investigate hot electron effects in one-dimensional transistors. Results are in good agreement with a theory of one-dimensional nanotransistor. In particular the prediction of a large transconductance correction to the Johnson–Nyquist thermal noise formula is confirmed experimentally. Experiment shows that nanotube transistors can be used as fast charge detectors for quantum coherent electronics with a resolution of
13 μe/ |
|
Dielectric constants of atomically thin silicon channels with double gate
Kageshima, Hiroyuki; Fujiwara, Akira;
NTT Basic Research Laboratories, NTT Corporation, 3-1 Morinosato-Wakamiya, Atsugi, Kanagawa 243-0198, Japan
NTT Basic Research Laboratories, NTT Corporation, 3-1 Morinosato-Wakamiya, Atsugi, Kanagawa 243-0198, Japan
This paper appears in: Applied Physics Letters
Issue Date: May 2010
Volume: 96 Issue:19
On page(s): 193102 - 193102-3
ISSN: 0003-6951
Digital Object Identifier: 10.1063/1.3427364
Date of Current Version: 13 May 2010
Issue Date: May 2010
Volume: 96 Issue:19
On page(s): 193102 - 193102-3
ISSN: 0003-6951
Digital Object Identifier: 10.1063/1.3427364
Date of Current Version: 13 May 2010
Dielectric constants of Si (111) nanofilms with the double gate are studied in the full inversion regime by using the first-principles calculation. The calculations show that the dielectric constants are significantly smaller than that of the bulk. Further, the dielectric constants depend on the conduction type as well as on the film thickness. They also oscillate with a 2-bilayer-thickness for the p-channel case as the film thickness decreases. The suppressed dielectric constants are found in the channel center as well as in the channel surface. These findings open the way to artificial control of the dielectric constant in semiconductor nanostructures.
Charge carrier densities in chemically doped organic semiconductors verified by two independent techniques
Lehnhardt, M.; Hamwi, S.; Hoping, M.; Reinker, J.; Riedl, T.; Kowalsky, W.;
Institute for High-Frequency Technology, Technical University of Braunschweig, Schleinitzstr. 22, D-38106 Braunschweig, Germany
Institute for High-Frequency Technology, Technical University of Braunschweig, Schleinitzstr. 22, D-38106 Braunschweig, Germany
This paper appears in: Applied Physics Letters
Issue Date: May 2010
Volume: 96 Issue:19
On page(s): 193301 - 193301-3
ISSN: 0003-6951
Digital Object Identifier: 10.1063/1.3427416
Date of Current Version: 13 May 2010
Issue Date: May 2010
Volume: 96 Issue:19
On page(s): 193301 - 193301-3
ISSN: 0003-6951
Digital Object Identifier: 10.1063/1.3427416
Date of Current Version: 13 May 2010
The charge carrier density of the
The effect of traps on the performance of graphene field-effect transistors
Zhu, J.; Jhaveri, R.; Woo, J. C. S.;
Department of Electrical Engineering, University of California–Los Angeles, Los Angeles, California 90095-1594, USA
Department of Electrical Engineering, University of California–Los Angeles, Los Angeles, California 90095-1594, USA
This paper appears in: Applied Physics Letters
Issue Date: May 2010
Volume: 96 Issue:19
On page(s): 193503 - 193503-3
ISSN: 0003-6951
Digital Object Identifier: 10.1063/1.3428785
Date of Current Version: 13 May 2010
Issue Date: May 2010
Volume: 96 Issue:19
On page(s): 193503 - 193503-3
ISSN: 0003-6951
Digital Object Identifier: 10.1063/1.3428785
Date of Current Version: 13 May 2010
This paper studies the performance degradation of graphene field-effect transistors due to the presence of traps. The mobile charge modulation by gate voltage is degraded because of immobile trapped charges. As a result the current is reduced and the on/off ratio is decreased. Extracted mobility using transconductance method is shown to be underestimated considerably due to the effect of traps.
May 11, 2010
Training Course on Compact Modeling: Registration Open
The first edition of the Training Courses on Compact Modeling (TCCM) will be held in Tarragona, Catalonia, Spain) on June 30-July 1, in coordination with two other events partially or totally related to compact modeling: the 8th Graduate Student Meeting on Electronic Engineering (June 28-29) and the 3rd International Workshop on Compact Thin Film Transistor Modeling (July 2).
The Training Course will consist on 12 lectures addressing relevant topics in the compact modeling of advanced electron devices. In particular, emphasis will be given on MOSFETs (bulk, SOI, Multi-Gate and High Voltage MOS structures) and HEMTs.
The Training Courses on Compact Modeling are sponsored by the European Union FP7 “COMON” IAPP Project, the European Union FP7 NANOSIL Network of Excellence and the Universitat Rovira i Virgili in collaboration with the IEEE EDS Compact Modeling Technical Committee.
REGISTRATION IS OPEN
It is cheap and includes two lunches and one gala dinner. The advanced registration fee will be 100 Euro for students and 130 Euro for non-students. After June 13, the registration fee is 150 Euro for students and 180 Euro for non-students. Members of the teams participating in the COMON project are exempted from paying the fee, and members of teams participating in NANOSIL pay a reduced fee.
The lectures and topics of their lectures will be the following:
1. Tibor Grasser (TU-Wien, Austria) - Transport modeling
2. Tor A Fjeldly (UniK, Norway) - Analytical 2D and 3D electrostatic modeling
3. Jamal Deen (McMaster University, Canada) - Noise modeling
4. Benjamin Iñiguez (URV, Spain) - Analytical small-signal modeling
5. Ilcho Angelov (Chalmers University, Sweden) - High frequency device modeling
6. Renaud Gillon (On Semiconductor, Belgium) - Electro-thermal and reliability modeling
7. Sorin Cristoloveanu (MINATEC and LETI, France) - Electrical characterization of SOI and Multi-Gate MOSFETs
8. Asen Asenov (University of Glasgow) - Statistical variability and corresponding compact model strategies
9. Kiyoh Itoh (Hitachi, Japan) - "Variability-conscious Circuit Designs for Low-voltage Nano-scale CMOS LSIs"
10. Wladek Grabinski - "GNU/Open Source CAD Tools for Verilog-A Compact Model Standardization"
11. Antonio Cerdeira (Cinvestav, Mexico) - "DC Parameter Extraction"
12. Massimo Poncino (Politecnico di Torino, Italia) - "Leakage power modeling for the reduction of power consumption in CMOS ICs"
The final programme, with the timetable, is already available!
The Training Course will consist on 12 lectures addressing relevant topics in the compact modeling of advanced electron devices. In particular, emphasis will be given on MOSFETs (bulk, SOI, Multi-Gate and High Voltage MOS structures) and HEMTs.
The Training Courses on Compact Modeling are sponsored by the European Union FP7 “COMON” IAPP Project, the European Union FP7 NANOSIL Network of Excellence and the Universitat Rovira i Virgili in collaboration with the IEEE EDS Compact Modeling Technical Committee.
REGISTRATION IS OPEN
It is cheap and includes two lunches and one gala dinner. The advanced registration fee will be 100 Euro for students and 130 Euro for non-students. After June 13, the registration fee is 150 Euro for students and 180 Euro for non-students. Members of the teams participating in the COMON project are exempted from paying the fee, and members of teams participating in NANOSIL pay a reduced fee.
The lectures and topics of their lectures will be the following:
1. Tibor Grasser (TU-Wien, Austria) - Transport modeling
2. Tor A Fjeldly (UniK, Norway) - Analytical 2D and 3D electrostatic modeling
3. Jamal Deen (McMaster University, Canada) - Noise modeling
4. Benjamin Iñiguez (URV, Spain) - Analytical small-signal modeling
5. Ilcho Angelov (Chalmers University, Sweden) - High frequency device modeling
6. Renaud Gillon (On Semiconductor, Belgium) - Electro-thermal and reliability modeling
7. Sorin Cristoloveanu (MINATEC and LETI, France) - Electrical characterization of SOI and Multi-Gate MOSFETs
8. Asen Asenov (University of Glasgow) - Statistical variability and corresponding compact model strategies
9. Kiyoh Itoh (Hitachi, Japan) - "Variability-conscious Circuit Designs for Low-voltage Nano-scale CMOS LSIs"
10. Wladek Grabinski - "GNU/Open Source CAD Tools for Verilog-A Compact Model Standardization"
11. Antonio Cerdeira (Cinvestav, Mexico) - "DC Parameter Extraction"
12. Massimo Poncino (Politecnico di Torino, Italia) - "Leakage power modeling for the reduction of power consumption in CMOS ICs"
The final programme, with the timetable, is already available!
Subscribe to:
Posts (Atom)