I copy part of the press release (by the way, the link in their home page doesn't work...):
Arana platform automates the process of behavioral model creation, generation, optimization, and validation for analog, custom digital, memory and mixed-signal integrated circuits. It features Arana Top-Down Designer, Arana Bottom-Up Designer, Arana Model Optimizer, and Arana Model Validator.
Arana Top-Down Designer supports behavioral model creation from specification or from templates, as well as automated calibration of model parameters against the transistor response and/or measurement data. Arana Bottom-Up Designer allows a circuit designer to automatically generate silicon-faithful parametric behavioral models—accounting for process, voltage, temperature, and loading variations—for functional verification.
Both Arana Bottom-Up Designer and Top-Down Designer support hierarchical modeling and automated generation of formal analog assertions and model test benches. Arana Model Optimizer and Model Validator optimize and validate behavioral models against transistor level responses and characterization and/or measurement data.
read more...
Sep 21, 2010
Sep 14, 2010
Paper in IEE Electronics Letters (September 2010)
Analytical modelling of gate tunnelling current of MOSFETs based on quantum tunnelling
- 5567057abstract
Engineering Department, Tarbiat Moallem University of Sabzevar, Sabzevar, Iran
This paper appears in: Electronics Letters
Issue Date: September 2010
Volume: 46 Issue:18
On page(s): 1277 - 1279
ISSN: 0013-5194
Digital Object Identifier: 10.1049/el.2010.1339
Date of Current Version: 09 September 2010
Sponsored by: Institution of Engineering and Technology
Abstract
The gate tunnelling current of MOSFETs is an important factor in modelling ultra-small devices. In this reported work, the gate tunnelling current in present-generation MOSFETs is studied. Presented is a model for the gate tunnelling current in MOSFETs having ultra-thin gate oxides. In the proposed model, the electron wavefunction at the semiconductor-oxide interface is calculated and inversion charge by assuming the inversion layer as a potential well, including some simplifying assumptions. Then the gate tunnelling current is calculated using the calculated wavefunction. The proposed model results have excellent agreement with experimental results in the literature.Sep 13, 2010
IEEE SCV EDS: LDMOS reminder & upcoming
Sept. 14th
LDMOS - Technology and Applications
Shekar Mallikarjunaswamy, Alpha Omega Semiconductor
Sept. 28th
The Makers of the Microchip: Creating the Planar Integrated Circuit, Establishing Silicon Valley
David Brock, Cristophe Lecuyer
Oct. 12th
Is it the End of the Road for Silicon in Power Management?
Dr. Alex Lidow, CEO Efficient Power Conversion Corporation
Details on IEEE SCV EDS website: http://www.ewh.ieee.org/r6/scv/eds
LDMOS - Technology and Applications
Shekar Mallikarjunaswamy, Alpha Omega Semiconductor
Sept. 28th
The Makers of the Microchip: Creating the Planar Integrated Circuit, Establishing Silicon Valley
David Brock, Cristophe Lecuyer
Oct. 12th
Is it the End of the Road for Silicon in Power Management?
Dr. Alex Lidow, CEO Efficient Power Conversion Corporation
Details on IEEE SCV EDS website: http://www.ewh.ieee.org/r6/scv/eds
OLED simulation software
I'm copying here the press release (it must be takes as such, cum grano salis)
sim4tec announces the release of new version 3.0 of its OLED simulation software SimOLED.
New features include:
The software is ideally suited for conducting basic research, arbitrary OLED stack design, material parameter extraction and process window identification. Included in the software is an in-depth tutorial containing more than 20 examples, ranging from simple single layer devices up to white hybrid OLEDs.
sim4tec announces the release of new version 3.0 of its OLED simulation software SimOLED.
New features include:
- Enhanced powerful graphical representation of results - line and contour plots
- Electronic, excitonic and optic module seamlessly combined
- Faster calculation speed
- Additional results for current, power, quantum efficiencies, CIE diagram and many more
- Updated graphical user interface
The software is ideally suited for conducting basic research, arbitrary OLED stack design, material parameter extraction and process window identification. Included in the software is an in-depth tutorial containing more than 20 examples, ranging from simple single layer devices up to white hybrid OLEDs.
Sep 10, 2010
IDESA Training Courses Calendar
Implementation of widespread IC DEsign Skills in advanced deep submicron technologies at European Academia.
The IDESA Course Booking System is managed and maintained by STFC Rutherford Appleton Laboratory, UK. If you have a booking enquiry, please email: idesa@stfc.ac.uk
Advanced Analog Implementation flow | Analog circuit design simulation and layout for 90nm and below. | |
Advanced Digital Physical Implementation flow | Power Aware physical design techniques, timing and power closure. | |
Advanced RF Implementation flow | RF Implementation Flow in deep sub-micron CMOS technology. | |
Design for Manufacturing flow | DFM issues are becoming increasingly important for 90nm and below. | |
Jan | Feb | Mar | Apr | May | Jun | Jul | Aug | Sep | Oct | Nov | Dec | |
---|---|---|---|---|---|---|---|---|---|---|---|---|
IDESA Course Calendar 2010 | ||||||||||||
Advanced Analog Implementation flow | RAL | |||||||||||
Advanced Digital Physical Implementation flow | AGH | | ||||||||||
Advanced RF Implementation flow | PPAZ | |||||||||||
Design for Manufacturing flow | ERLN | |||||||||||
IDESA Course Calendar 2011 | ||||||||||||
Advanced Digital Physical Implementation flow | ERLN | |||||||||||
Design for Manufacturing flow | TUL | MONS |
Subscribe to:
Posts (Atom)