Jan 2, 2020

[postponed]: EUROSOI-ULIS 2020

6th EUROSOI-ULIS
Caen, Normandy, France

The EUROSOI-ULIS organizers have announced that the conference 
and of the associated satellite events will be postponed to 
August 31st - September 4th

The sixth joint EUROSOI-ULIS conference will be hosted by Normandy University (ENSICAEN, UNICAEN, ESIGELEC) in Caen, inside the William the Conqueror Castel, in the auditorium of Museum of Fine Arts. The organizing committee invites scientists and engineers working on SOI technology and advanced nanoscale devices to actively participate by submitting high quality, original contributions (2-page abstracts).
The sixth joint EUROSOI-ULIS conference will be hosted by Normandy University (ENSICAEN, UNICAEN, ESIGELEC) in Caen, inside the William the Conqueror Castel, in the auditorium of Museum of Fine Arts. The organizing committee invites scientists and engineers working on SOI technology and advanced nanoscale devices to actively participate by submitting high quality, original contributions (2-page abstracts).

Important dates :
  • abstract submission deadline : January 30, 2020
  • notification of acceptance : February 3, 2020
  • postponed confernce dates : August 31st - September 4th 2020
Papers in the following areas are solicited:
• Advanced SOI materials and structures: physical mechanisms and innovative SOI-like devices
• New channel materials for CMOS: strained Si, strained SOI, SiGe, GeOI, III-V and high mobility materials on insulator, carbon nanotubes, graphene and other two-dimensional materials
• Properties of ultra-thin films and buried oxides: defects, interface quality, thin gate dielectrics, high-κ materials for switches and memory.
• Nanometer scale devices: technology, characterization techniques and evaluation metrics for high performance, low power, reliability, high frequency and memory applications
• Alternative transistor architectures: FDSOI, Nanowire, FinFET, MuGFET, vertical MOSFET, FeFET and Tunnel FET, MEMS/NEMS, Beyond-CMOS nanoelectronic devices
• New functionalities in silicon-compatible nanostructures and innovative devices representing the More than Moore domain: nanoelectronic sensors, biosensor devices, energy harvesting devices, RF devices, imagers, etc.
• CMOS scaling perspectives: device/circuit level performance evaluation, switches and memory scaling; three-dimensional integration of devices and circuits, heterogeneous integration
• Transport phenomena: compact modeling, device simulation, front- and back-end process simulation
• Advanced test structures and characterization techniques: parameter extraction, reliability and variability assessment techniques for new materials and novel devices

Need help or information : eurosoiulis2020@sciencesconf.org
Conference Chair: Bogdan Cretu

Dec 31, 2019

Dec 26, 2019

Researchers demo #CMOS-compatible #SOT #MRAM cell https://t.co/lbwzyuA5YE #paper https://t.co/5KIe9yJVaE


from Twitter https://twitter.com/wladek60

December 26, 2019 at 11:46AM
via IFTTT

#paper K. Kato, H. Matsui, H. Tabata, M. Takenaka and S. Takagi, "Fabrication and Electrical Characteristics of ZnSnO/Si Bilayer Tunneling Filed-Effect Transistors" IEEE JEDS, vol. 7, pp. 1201-1208, 2019 doi: 10.1109/JEDS.2019.2933848 https://t.co/TrScHGouQR https://t.co/qizSOxCKSu


from Twitter https://twitter.com/wladek60

December 26, 2019 at 10:22AM
via IFTTT

Dec 23, 2019

#paper: Lee, M. Millimetre-scale thin-film batteries on a charge. Nat Electron 2, 550 (2019) doi:10.1038/s41928-019-0346-7 https://t.co/xzO5o0e6fl https://t.co/t5NHibezRc


from Twitter https://twitter.com/wladek60

December 23, 2019 at 12:38PM
via IFTTT

#paper H. Hu et al., "A Compact Phase Change Memory Model With Dynamic State Variables," in IEEE TED. doi: 10.1109/TED.2019.2956193 https://t.co/PicLTsiRPy https://t.co/E2Knk0ZibS


from Twitter https://twitter.com/wladek60

December 23, 2019 at 12:14PM
via IFTTT