Jan 7, 2020

#paper: Y. Ma, M. Xiao, R. Zhang, H. Wang and Y. Zhang, "Superjunction Power Transistors With Interface Charges: A Case Study for GaN," in IEEE JEDS, vol. 8, pp. 42-48, 2020 doi: 10.1109/JEDS.2019.2959713 https://t.co/JjA6NWP6Fs https://t.co/S5UJ0eSaRM


from Twitter https://twitter.com/wladek60

January 07, 2020 at 11:00AM
via IFTTT

Jan 3, 2020

C4P Special Issue JEDS on Compact Modeling

Call for papers for a Special Issue
of IEEE Journal of the Electron Devices Society
on “Compact Modeling of Semiconductor Devices”
Submission deadline: April 1, 2020 MAY 15, 2020

In order to exploit the full potential of semiconductor devices in circuit design, compact device models are critically needed. Compact device models are the vehicle that allow the design of circuits using the targeted devices. Predictive and physically-based compact device models are required to accelerate development cycles and tackle issues of device efficiency, manufacturing yield and product stability. The performance/accuracy of the design software is dependent on the availability of accurate compact device models. 
Compact models should accurately capture the physics of the device in all operation regimes, but at the same time they should also have an analytical or semi-analytical formulation to be used in automated design tools for the simulation of circuits containing several or many devices. Furthermore, compact models can also be used as a tool to make realistic estimations of the performances of future devices following technological trends.
The lack of adequate compact models for a number of emerging devices is mostly due to the insufficient understanding of the physical phenomena which determine their behaviors. Regarding many emerging non-silicon devices, circuit and system designers very often rely on empirical behavioral macro-models and/or use existing silicon device compact models based on the conventional understanding of transport processes. However, for these emerging non-silicon devices, neither approach provides a fully adequate device description under all operation conditions, and therefore does not allow accurate production quality design.

Suggested topics include but not limited to:

1. Silicon MOSFET modeling
a. Advanced Bulk MOSFETs
b. SOI MOSFETs
c. Multi-Gate MOSFETs: Double-Gate MOSFETs, Surrounding-Gate MOSFETs, FinFETs, nanosheet MOSFETs, UTB SOI MOSFETs, etc.
d. Junctionless MuGFETs
e. Power and high voltage MOSFETs
2. Junction-based and compound semiconductor FET modeling:
a. Advanced MESFETs
b. Advanced HEMTs
c. III-V and III-N MOSFETs
d. Advanced JFETs
3. Diode and bipolar transistor modeling:
a. Advanced BJTs
b. HBTs
c. IGBTs
d. pn and pin diodes
e. Varactors
4. Emerging transistor modeling:
a. Tunnel FETs
b. Molecular transistors
c. Single Electron Transistors
d. Quantum Dot Transistors
e. Negative Capacitance Transistors
5. Emerging semiconductor devices
Memories, MRAM, PCRAM, etc.
Memristors
Spintronic devices
Layered/2D semiconductor devices
Graphene-based devices
6. TFT
a. a-Si:H TFTs
b. Polycrystalline Si TFTs
c. OTFTs and OECTs
d. Oxide TFTs
e. Single-crystal TFts
7. Modeling of physical effects
a. Noise
b. High frequency operation
c. Cryogenic conditions
d. Mismatch
e. Strain
f. High energy particle interactions in ICs (Cosmic rays and energy beams)
g. ESD events
h. Ballistic and quasi-ballistic transport
i. Layout dependent effects
8. Photonic devices
a. LEDs and OLEDs
b. Photodiodes
c. Solar cells
d. Photodetectors
e. SPADs
f. Photonic Crystals
9. Parameter extraction methods
a. Direct extraction methods
b. Global optimization methods

Submission instructions: Manuscripts should be submitted in a double column format using an IEEE style file. Please, visit https://ieeeauthorcenter.iece.org/create-your-ieee- article/use-authoring-toolsand-ieee-article-templates/ieee-article-templates/templates-for- transactions/ to download the templates. When submitting your manuscript through the IEEE’s web-based ScholarOne Author Submission and Peer Review System (https://mc.manuscriptcentral.com/jeds), please indicate that your submission is for this special issue.

Guest Editor in Chief:
  • Benjamin Iniguez, Universitat Rovira i Virgili, Tarragona, Spain
Guest Associate Editors:
  • Yogesh Chauhan, IIT Kanpur (IN) 
  • Slobodan Mijalkovic, Silvaco Europe Ltd., St.Ives (UK) 
  • Kejfun Xia, NXP Semiconductors, Phoenix, AZ (USA) 
  • Jhung-Suk Goo, Global Foundries, Sunnyvale, CA (USA), 
  • Marcelo Pavanello, Centro Universitario da FEI, Sao Paulo (BR), 
  • Marek Mierzwinski, Keysight Technologies, Santa Rosa, CA (USA)
  • Wladek Grabinski, GMC Consulting, Commugny (CH)
Please, direct all communications to Marlene James at m.james@ieee.org

DOI 10.1109/TED.2019.2960953

#paper: C. Kun, Y. He, Y. Li, A. Ng and J. Yu, "A Room Temperature Hydrocarbon Electronic Nose Gas Sensor Based on Schottky and Heterojunction Diode Structures," IEEE EDL, vol. 41, no. 1, pp. 163-166, Jan. 2020 doi: 10.1109/LED.2019.2956560 https://t.co/oIpH1ZT4UG https://t.co/pmP3L8wmgb


from Twitter https://twitter.com/wladek60

January 03, 2020 at 02:16PM
via IFTTT

Jan 2, 2020

[mos-ak] [online publications] 12th International MOS-AK Workshop Silicon Valley, December 11, 2019

Arbeitskreis Modellierung von Systemen und Parameterextraktion 
Modeling of Systems and Parameter Extraction Working Group
12th International MOS-AK Workshop
(co-located with the IEDM and CMC Meetings)
Silicon Valley, December 11, 2019

Together with Silvaco, lead sponsor and local organization team, International MOS-AK Board of R&D Advisers as well as all the Extended MOS-AK TPC Committee, organized consecutive, 12th International MOS-AK Workshop which took place at Silvaco HQ on Dec. 11, 2019 (co-located with the IEDM and CMC Meetings). 

Dr. Bogdan Tudor, Sr. Manager and Head of Device Characterization at Silvaco, lead the local organizing committee and was Silvaco's host at the event. Dr. Tudor and Dr. Grabinski of MOS-AK gave the opening remarks and introduction. There were more than 30 attendees from the research community followed 13 technical presentations covering selected aspects of the compact/SPICE modeling and its Verilog-A standardization (see all the citation and abstract below; all the slide presentations online at http://mos-ak.org/silicon_valley_2019/). The event short summary and a photo gallery is also available online


Postworkshop Publications:
Selected best MOS-AK technical presentation will be recommended for further publication
in a special 
Solid State Electronics issue on compact modeling planned for 2020

The MOS-AK Association plans to continue its standardization efforts by organizing future compact modeling meetings, workshops and courses around the globe thru 2020 year, including:
W.Grabinski on the behalf of International MOS-AK Committee
WG02012020

Agenda Citation and Abstract of 12th International MOS-AK Workshop
9:00-12:00MOS-AK Morning Session
Chair: Roberto S. Murphy, INAOE, Puebla (MX) and Bogdan Tudor, Silvaco (USA)
MOS-AK Introduction
Bogdan Tudor and W. Grabinski, Silvaco and MOS-AK
Abstract: 
MOS-AK Meetings are organized with aims to strengthen a network and discussion forum among experts in the field, enhance open platform for information exchange related to compact/SPICE modeling and Verilog-A standardization, bring people in the compact modeling field together, as well as obtain feedback from technology developers, circuit designers, and CAD tool vendors. The topics cover all important aspects of compact model development, implementation, deployment and standardization within the main theme – frontiers of the compact modeling for nm-scale MEMS/NEMS designs, CMOS/SOI and HEMT IC simulation.
Si2 Compact Model Coalition: 2019 Update
Peter M. Lee, Si2 CMC
Abstract: 
This talk will summarize the accomplishments and ongoing initiatives of the Si2 Compact Model Coalition for 2019. The release of new standards, new releases of existing standards, look-ahead projects, and revised policies will be presented.
What's in the Standard? Establishing the CMC Policy for Verilog-A Models
Geoffrey Coram, Analog Devices, Inc.
Abstract: 
The Compact Model Coalition, part of the Silicon Integration Initiative (Si2), is developing a policy on what parts of the Verilog-A code for a model are officially part of the standard. Under long-standing CMC policy, a compliant implementation of a standard model must produce the same currents (dc, transient, and ac) and noises as the reference model. The new policy extends the requirements to operating-point values, noise contributors, terminal names, etc. This talk will discuss the process of developing this policy and the inconsistencies that motivated its development.
SPICE Modeling of Power Devices
Bogdan Tudor, Silvaco
Abstract: 
Review of Power device SPICE modeling including macromodel development using TCAD data, specific capacitance modeling and scaling, and transient model tuning. This is illustrated on various device types such as power MOSFET, symmetric and asymmetric GaN HEMT, VDMOS, and IGBT.
Coffee Break
Toward physics-based reliability-aware compact models
Pieter Weckx, Erik Bury, Ben Kaczer, imec
Abstract: 
This presentation will discuss a range of reliability solutions from test structures to reliability-aware compact modeling. Developing tools and compact models to enable accurate degradation assessment at the design level is imperative for improving end-product PPAC. To maximize potential gains, workload dependence needs to be factored-in, combined with detailed knowledge of the underlying device degradation mechanisms such as Bias Temperature Instability (BTI) and Hot Carrier Injection (HCI), including Self-Heating Effects (SHE). Physics-based understanding of degradation at microscopic / individual defect level will be reviewed. Internally-developed tools and methodologies for assessing and modeling the mean and the variance of device degradation, such as Smart Arrays, Comphy, TCAD, and compact modeling, will be discussed.
Overview and Parameter Extraction of L-UTSOI Model for FDSOI Technologies
Ma Long and Shuang Cai, Keysight
Abstract: 
The Fully Depleted Silicon On Insulator (FDSOI) exhibits excellent electrostatic control and reduced variability for the advanced technologies down to 20nm. L-UTSOI is a standardized model that can describe the behavior of low-doped ultrathin body and buried oxide fully depleted silicon-on-insulator transistors in all bias configurations, including strong forward back bias. In this paper, we will talk about the L-UTSOI model and introduce the latest extraction flow.
Characterization of Semiconductor Devices in the High-Frequency Regime
Roberto S. Murphy, INAOE, Puebla, México
Abstract: 
As electronic devices reach higher frequencies of operation, the need to trustworthy characterize and model them garners importance. Measurements in the high-frequency regime are not straightforward, however, since the ensemble is prone to experimental errors, which have to be considered and corrected for beforehand. In this talk, I will address the measurement system setup, skimming through measurement uncertainty considerations, setup calibration, and de-embedding aspects. An example of a characterization and modeling run for MOS transistors is also presented. The talk closes with a discussion of future trends and needs in the area.
12:00-13:00Lunch Break
13:00-16:00MOS-AK Afternoon Session
Chair: Bogdan Tudor, Silvaco (USA) and W. Grabinski MOS-AK (EU)
Latest Developments in the Xyce Large-Scale Analog Circuit Simulator
Jason Verley, Sandia National Labs
Abstract: 
This presentation will provide an overview of the open source analog simulation tool, Xyce, which was designed from the ground-up to perform large-scale circuit analysis. Current capabilities of the simulation tool will be discussed, including the analysis methods, device models, and parallel implementation. An emphasis will be made on the latest developments in Xyce. In the last year, the focus of Xyce development has been in the following areas. First, the calculation of analytic derivatives was added to the Xyce-ADMS backend, resulting in significant performance enhancements. Other performance improvements in the linear solver resulted in improved run times, and a 20% reduction in memory use. The mixed-signal interface was modified to use the VPI (Verilog Procedural Interface) standard, and S-parameter analysis was added. Finally, an HSPICE netlist translation capability will soon be made available to allow easy use of PDKs and circuit designs created for that simulator. The talk will conclude with a discussion of planned developments in the near future.
An oxide-based bipolar RRAM compact model
Meng-Hsueh Chiang, Jia-Wei Lee, Po-An Chen, and Chun-Hsiang Hsu, National Cheng Kung University
Abstract: 
RRAM (resistive random-access memory) has emerged as a promising nonvolatile memory technology due to high density, fast speed, and technology compatibility. Applications of RRAM are also very demanding as RRAM provides opportunities of in-memory and neuromorphic computing with its versatile programming capability and synaptic nature, respectively. All these requires a reliable model that can capture the physical phenomena and can be simply calibrated to limited hardware data, or even can be predictive when technology is not so mature. An oxide-based bipolar RRAM compact model is introduced. Recent findings from technology advances that might enable nonconventional design techniques is overviewed as well.
Keeping Up with Mextram: 2019 Development Updates with SiGe HBT Circuit Implications
Guofu Niu*, Huaiyuan Zhang*, Yiao Li*, Andries Scholten**, Marnix Willemsen***, Wei Chen****,
*Auburn University, ** NXP Semiconductors, *** Texas Instruments
Abstract: 
An overview of recent Mextram developments will be given with SiGe HBT circuit application examples, including both Mextram 505.1.0 and 504.13.0 that were released March 2019, as well as on going developments to be included in next release. Mextram 505.1 adds new models for 1) much improved RF linearity modeling, 2) much improved high injection Cbc modeling, 3) much improved substrate current modeling at high VBE, and 4) CB junction leakage and off state breakdown modeling. The background behind the release of 504.13.0 and its implications to oscillator phase noise simulation will be discussed. We will show that the choice of avalanche initiating current has subtle but significant implications on both RF impedance and noise in presence of avalanche, particularly when transistor main current is low.
Coffee Break
10 Device Modeling for Neuromorphic Computing with Dynamic Time Evolution Method
Lining Zhang, Mansun Chan, UST (HK)
Abstract: 
Memory based neuromorphic computing becomes popular among researchers and compact memory modeling is required for circuit designs. In this talk we will introduce the dynamic time evolution method to reproduce the analog memory nature which is the core feature for the unique application. Continuous programing of the memory in the low-to-high or high-to-low resistance transitions are precisely simulated. The model has been used in the simulations of a phase-change-memory synapse in conjunction with the control circuits as well as the neurons with nice convergence. At the same time, the dynamic time evolution method allows a reduction in the circuit matrix size with a significant reduction of the simulation time for large scale memory applications.
11 Model Evaluation for HiSIM2 3.1.1
Chika Tanaka, Takeshi Naito, Miya Yamamoto, Atsushi Sueoka, and Sadayuki Yoshitomi, Memory Division, Kioxia Corporation
Abstract: 
Model Evaluation for HiSIM2 3.1.1 concerning optimization results with added new model parameter will be reported.
12 MVSG model for RF applications: Thermal, Scalability and Parasitic Modeling
Xuesong Chen, Ujwal R Krishna, Lan Wei, Massachusetts Institute of Technology
Abstract: 
In this work, we extend the industry standard MIT Virtual Source GaN HEMT (MVSG) model to include layout dependent effects such as scaling of parasitic fringing capacitances, scaling of distributed gate- and channel-resistance, and scaling of thermal network, which target wide periphery FETs for high-frequency (HF) power amplification applications. We have also studied self-heating mechanism and its impact on electrical performance of short gate length GaN HEMTs based on electro-thermal TCAD simulations. Different roles of equivalent channel temperature and max channel temperature are discussed and modeled. Further, we capture the safe-operating area (SOA) of the device by including channel-breakdown in addition to gate-diode breakdown which is useful for high voltage (HV) applications. The modeling approach satisfies Gummel symmetry-benchmarks and is valid for symmetric switch FETs.
13 FOSS EKV2.6 Model at GitHub
W. Grabinski, MOS-AK
Abstract: 
The EKV2.6 MOSFET compact model has had a considerable impact on the academic and industrial community of analog integrated circuit design, since its inception in 1996. The model is available as a free open-source software (FOSS) tool coded in Verilog-A. The present paper provides a short review of foundations of the model and shows its capabilities via characterization and modeling based on a test chip in 180 nm CMOS fabricated via Europractice.
16:00End of MOS-AK Workshop

--
You received this message because you are subscribed to the Google Groups "mos-ak" group.
To unsubscribe from this group and stop receiving emails from it, send an email to mos-ak+unsubscribe@googlegroups.com.
To view this discussion on the web visit https://groups.google.com/d/msgid/mos-ak/776cac4a-3f5c-4a3e-8494-cbb8db720953%40googlegroups.com.

#RISC-V Lagarto is First #OpenSource Chip Developed in #Spain - insideHPC https://t.co/r0AD6p11Cv https://t.co/fj1uuHvLdT


from Twitter https://twitter.com/wladek60

January 02, 2020 at 12:15PM
via IFTTT