Dec 28, 2016
FOSS CAD research is in the spotlight
Dec 27, 2016
Ken Shirriff Takes Us Inside the IC, For Fun https://t.co/QScTdhgFXV #papers
Ken Shirriff Takes Us Inside the IC, For Fun https://t.co/QScTdhgFXV #papers
— Wladek Grabinski (@wladek60) December 27, 2016
from Twitter https://twitter.com/wladek60
December 27, 2016 at 09:24PM
via IFTTT
J-EDS Comes of Age https://t.co/4HNl9cQhzh #papers
J-EDS Comes of Age https://t.co/4HNl9cQhzh #papers
— Wladek Grabinski (@wladek60) December 27, 2016
from Twitter https://twitter.com/wladek60
December 27, 2016 at 01:07PM
via IFTTT
Dec 25, 2016
Special Issue of Solid-State Electronics, dedicated to EUROSOI-ULIS 2016 https://t.co/fFD9GehZEP #papers #feedly
Special Issue of Solid-State Electronics, dedicated to EUROSOI-ULIS 2016 https://t.co/fFD9GehZEP #papers #feedly
— Wladek Grabinski (@wladek60) December 25, 2016
from Twitter https://twitter.com/wladek60
December 25, 2016 at 09:14PM
via IFTTT
Dec 20, 2016
[paper] Analysis and Compact Modeling of Negative Capacitance Transistor
and Negative Output Differential Resistance
Part II: Model Validation
Sourabh Khandelwal, Member, IEEE, Sayeef Salahuddin, SM IEEE,
Chenming Hu, IEEE Fellow, and Yogesh Singh Chauhan, SM IEEE
[read more at IEEE Xplore]
Dec 19, 2016
[Call for Papers] ESSCIRC–ESSDERC 2017
www.esscirc-essderc2017.org
ESSCIRC–ESSDERC annual Conference is the most important European forum for the presentation and discussion of recent advances in solid-state devices and circuits: MAKE SURE TO BE PART OF IT!
Cor Claeys (imec, BE) | General Chair
Chantal Deboes (imec, BE) | ESSDERC Chair
Danielle Vermetten (KU Leuven, BE) | ESSCIRC Chair
ORGANIZERS
TECHNICAL CO-SPONSORSHIP
ESSDERC FINANCIAL SPONSOR
ESSCIRC FINANCIAL SPONSOR
DIAMOND SPONSOR
ORGANIZING SECRETARIAT: Sistema Congressi s.r.l.
Dec 16, 2016
[online] Verilog-AMS Quick Reference and Tutorials
the forum at designers-guide.org.
Dec 14, 2016
QUCS mentioned in IEEE-EDL paper
[read more: http://ieeexplore.ieee.org/stamp/stamp.jsp?tp=&arnumber=7726036&isnumber=7739309]
Top #opensource #conference picks for #2017 https://t.co/nJzg2bSbpq #papers
Top #opensource #conference picks for #2017 https://t.co/nJzg2bSbpq #papers
— Wladek Grabinski (@wladek60) December 14, 2016
from Twitter https://twitter.com/wladek60
December 14, 2016 at 10:37AM
via IFTTT
Dec 13, 2016
[paper] A surface potential large signal model for AlGaN/GaN HEMTs
[read more: http://ieeexplore.ieee.org/stamp/stamp.jsp?tp=&arnumber=7777562&isnumber=7777458]
Dec 12, 2016
Writing a science/tech book, is it that hard?
[Fellowship] Physics Based Modeling Simulation and Electrical Characterization
Nov 30, 2016
The #efabless $15,000 #Design #Challenge https://t.co/OV5sjnfSxm #papers
The #efabless $15,000 #Design #Challenge https://t.co/OV5sjnfSxm #papers
— Wladek Grabinski (@wladek60) November 30, 2016
from Twitter https://twitter.com/wladek60
November 30, 2016 at 01:17PM
via IFTTT
Nov 29, 2016
Investigation of Gate Direct-Current and Fluctuations in Organic p-Type Thin-Film Transistors #papers https://t.co/IS3MAiWqZY
Investigation of Gate Direct-Current and Fluctuations in Organic p-Type Thin-Film Transistors #papers https://t.co/IS3MAiWqZY
— Wladek Grabinski (@wladek60) November 29, 2016
from Twitter https://twitter.com/wladek60
November 29, 2016 at 02:51PM
via IFTTT
Nov 26, 2016
#Opensource #lab-on-a-board costs $29 https://t.co/cJIQPpDgvG #software #feedly #papers
#Opensource #lab-on-a-board costs $29 https://t.co/cJIQPpDgvG #software #feedly #papers
— Wladek Grabinski (@wladek60) November 26, 2016
from Twitter https://twitter.com/wladek60
November 26, 2016 at 08:25PM
via IFTTT
Nov 25, 2016
[paper] RESURF Model and Electrical Characteristics of Finger-Type STI Drain Extended MOS Transistors
H. C. Tsai, R. H. Liou and C. Lien
IEEE Transactions on Electron Devices
vol. 63, no. 12, pp. 4603-4609, Dec. 2016
Keywords: Conformal mapping, Doping, Electric breakdown, MOS devices, Semiconductor process modeling, Silicon, Transistors, Drain extended MOS (DEMOS), Lateral double Diffused MOS (LDMOS), poly field plate, reduced surface field (RESURF)
[read more...]
Nov 24, 2016
[paper] Small-Signal Characterization and Modeling of 55 nm SiGe BiCMOS HBT up to 325 GHz
Highlights
- The SiGe HBT full S-parameters from 250MHz to 325GHz under multiple bias conditions are presented for the first time.
- Standard calibration and de-embedding techniques are used and remained valid up to 325GHz thanks to a reduction of the test structures dimensions.
- A simple and accurate small-signal electrical model was extracted and compared with measurements up to 325GHz.
Received 19 September 2016, Revised 18 November 2016, Accepted 21 November 2016, Available online 22 November 2016 [read more...]
http://dx.doi.org/10.1016/j.sse.2016.11.012
Nov 23, 2016
2016 IEDM Tutorials
Topics presented at 2:45pm - 4:15pm:
- The Struggle to Keep Scaling BEOL, and What We Can Do Next
Rod Augur, Distinguished Member of the Technical Staff, GlobalFoundries - Physical Characterization of Advanced Devices
Robert Wallace, Univ. Texas at Dallas - Spinelectronics: From Basic Phenomena to Magnetoresistive Memory (MRAM) Applications
Bernard Dieny, Chief Scientist, Spintec CEA
Topics presented at 4:30pm - 6:00pm:
- Electronic Circuits and Architectures for Neuromorphic Computing Platforms
Giacomo Indiveri, Univ. of Zurich and ETH Zurich - Present and Future of FEOL Reliability—from Dielectric Trap Properties to Reliable Circuit Operation
Ben Kaczer, Principal Scientist, IMEC - Embedded Systems and Innovative Technologies for IoT Applications
Ali Keshavarzi, Vice President of R&D, Cypress Semiconductor
Register for the IEDM tutorials here: http://ieee-iedm.org/onsite-registration-center/online-registration/
Nov 18, 2016
EKV302.00 in Cadence MMSIM 14.10
INFOS 2017 in Potsdam, Germany
Conference Topics:
- High-k dielectrics, metal gate materials and SiO2 for future scaling
- Gate stack materials for high mobility substrates (Ge, SiGe, GaN, III-V)
- Stacked dielectrics for non-volatile memory (flash, nc-Si)
- Dielectrics for resistive switching memories and spin memories
- Dielectrics for DRAM and MIM
- Low-k dielectrics
- Semiconductors on insulators
- Dielectrics for 2D materials, nanowires, 2D devices and carbon-based devices
- Surface cleaning technologies
- Physics and chemistry of dielectrics and defects
- Characterization techniques for dielectrics and interfaces
- Electrical reliability, leakage and modelling
- Modelling of atomic structure of dielectrics, interfaces and thin films
- Topological insulators
- Ferroelectrics and functional oxides
- Dielectrics and thin films for TFT, amorphous or organic devices and photovoltaics
- Dielectrics for photonics and sensing
Creating A PCB In Everything: KiCad, Part 1 https://t.co/gSqz7GGbnE #todo #feedly #papers
Creating A PCB In Everything: KiCad, Part 1 https://t.co/gSqz7GGbnE #todo #feedly #papers
— Wladek Grabinski (@wladek60) November 17, 2016
from Twitter https://twitter.com/wladek60
November 17, 2016 at 11:23PM
via IFTTT
Nov 16, 2016
Open Source License Compliance bei Embedded-Systemen
Outline:
- What is Open Source Software?
- How does the open source license model work?
- Legal consequences of violation of OSS license terms
- How is it ensured that the use of OSS is known and which licensing conditions are affected?
- The Copyleft (1): When must self-development be released again as OSS?
- Copyleft (2): Verification of license compatibility between different OSS licenses
- Process to comply with sales obligations (for example, source code offer, co-delivery license texts)
- Methods of quality control
[read more...]
National Workshop on Advanced Nanoscale Device Design Using TCAD
Nov 15, 2016
[paper] Analysis of aging effects - From transistor to system level
University of Bremen, Otto-Hahn-Allee 1, Bremen 28359,Germany
Nov 11, 2016
ICNF 2017: 2nd Call for Papers
We would like to invite you to submit your abstracts. For submission of the abstracts, please, REGISTER and go to the Abstract submission site. Instruction for authors and templates for abstract preparation can be found and downloaded at the Conference website: http://www.icnf2017.ff.vu.lt/paper-submission/instructions-for-authors
Deadline of the abstract submission is 22 January, 2017
- Abstract submission deadline: 22 January, 2017
- Notification of acceptance deadline: 27 February, 2017
- Full paper submission deadline:27 March, 2017
- Early bird registration: 19 April, 2017
- Conference: 20-23 June, 2017
For more information visit the Conference website: http://www.icnf2017.ff.vu.lt/
or contact us: icnf2017@ff.vu.lt
Looking forward to meeting you in Vilnius.
With best regards,
Sandra Pralgauskaitė and Paulius Sakalas - Organizing Committee Chairs
Nov 10, 2016
[mos-ak] [Final Program] 9th International MOS-AK Workshop Berkeley DEC.7, 2016
Final Workshop Program
Together with the MOS-AK workshop host, Prof. Jaijeet Roychowdhury, UCB and International MOS-AK Board of R&D Advisers: Larry Nagel, Omega Enterprises Consulting (USA), Andrei Vladimirescu, UCB (USA); ISEP (FR) as well as all the Extended MOS-AK TPC Committee, we have pleasure to invite to the 9th International MOS-AK Workshop which will be held at EECS Department, University of California, Berkeley on December, 7, 2016. Planned MOS-AK workshop is organized with aims to strengthen a network and discussion forum among experts in the field, enhance open platform for information exchange related to compact/SPICE modeling and Verilog-A standardization, bring people in the compact modeling field together, as well as obtain feedback from technology developers, circuit designers, and CAD/EDA tool developers and vendors.
- Preannouncement - Sept. 2016
- Call for Papers - Oct. 2016
- Final Workshop Program - Nov. 2016
- MOS-AK Workshop - Dec. 7 2016
- 9:00-12:00 Morning Session
- 13:00-16:00 Afternoon Session
540 Cory Hall
EECS Department
University of California, Berkeley
Directions to the DOP Center in Cory Hall
See also http://www.eecs.berkeley.edu/Directions/
(any related inquiries can be sent to register@mos-ak.org)
Postworkshop Publications:
Selected best MOS-AK technical presentation will be recommended for further publication in a special issue of the International Journal of High Speed Electronics and Systems
Extended MOS-AK Committee
You received this message because you are subscribed to the Google Groups "mos-ak" group.
To unsubscribe from this group and stop receiving emails from it, send an email to mos-ak+unsubscribe@googlegroups.com.
To post to this group, send email to mos-ak@googlegroups.com.
Visit this group at https://groups.google.com/group/mos-ak.
For more options, visit https://groups.google.com/d/optout.
Nov 8, 2016
[mos-ak] [press note] 14th MOS-AK ESSDERC/ESSCIRC Workshop
The MOS-AK Modeling Working Group, a global compact/SPICE modeling and Verilog-A standardization forum, held its annual autumn workshop on September 12, 2016 in Lausanne (CH) as its 14th consecutive modeling event at the ESSDERC/ESSCIRC Conference. The event was coordinated by Larry Nagel, OEC (USA) and Andrei Vladimirescu, UCB (USA); ISEP (FR) representing the International MOS-AK Board of R&D Advisers. The workshop was co-sponsored by ASCENT Network (lead sponsor) and EPFL EDLab, with technical program sponsorship provided by the IEEE WiE Group (CH), Eurotraining and NEEDS of nanoHUB.org.
A group of the international academic researchers and modeling engineers attended 12 technical compact modeling presentations covering full development chain form the nanoscaled technologies thru semiconductor devices modeling to advanced IC design support. The MOS-AK speakers have shared their latest perspectives on compact/SPICE modeling and Verilog-A standardization in the dynamically evolving semiconductor industry and academic R&D.
The workshop was opened by Prof. J. Greer; Tyndall National Institute, the MOS-AK keynote speaker, who has introduced the ASCENT Network. The ASCENT is combined resources of Tyndall (Ireland), imec (Belgium) and Leti (France) nanofabrication capabilities and electrical characterization facilities integrated into a single research infrastructure present a truly unique R&D opportunity. It provides characterization community with access to advanced test chips, flexible fabrication and advanced test and characterization equipment to accelerate development of advanced models at scales of 14nm and below.
The event featured additional technical presentations covering compact model development, implementation, deployment and standardization. These contributions were delivered by leading academic and industrial experts, including: Denis Rideau; STM (F), presenting a modeling study of the drain current in advanced MOSFETs. Maria-Alexandra Paun; EPFL (CH), focusing on the humidity sensors based on MWCNTs/MMA composite in SOI CMOS technological process. Mike Brinson; London Met (UK), presenting QUCS-S - maturing GPL software package for circuit simulation and compact modeling of current and emerging technology devices. Alexander Kloes; THM Giessen (D), discussing a closed-form charge-based current model of organic TFT including non-linear injection effects. Jean-Michel Sallese; EPFL (CH), discussing an advances in analytical modeling. Marco Bellini, ABB CRC (CH), presenting extraction of compact models for EMI / EMC simulations of power devices. Muhammad Nawaz; ABB CRC (S), reviewed characterization and modeling of SiC MOSFET power modules. Mansun Chan; HKUST (HK), discussing concurrent device and circuit reliability simulation. Benjamin Iñiguez; URV (SP), talking about temperature dependent GIZO TFT modeling. Mike Schwarz; THM (D), discussing analytical III-V SB MOSFET modeling and its performance analysis from room to cryogenic temperature. Matthias Bucher; TUC (GR), giving an EKV3 model update. The presentations are available online for download at http://www.mos-ak.org/
The MOS-AK Modeling Working Group has various deliverables and initiatives including a book entitled "Open Source CAD Tools for Compact Modeling" and an open Verilog-A directory with models and supporting CAD software. The MOS-AK Association plans to continue its standardization efforts by organizing additional compact modeling meetings, workshops and courses in Europe, USA, India and China throughout 2016/2017 including:
* 9th International MOS-AK Workshop at Berkeley in the timeframe of IEDM and CMC meetings (Dec.7, 2016)
* Spring MOS-AK Workshop in Lausanne during DATE Conference (March 31 2017)
* 2nd Sino MOS-AK Workshop in Hangzhou (June 2017)
* 15th MOS-AK ESSDERC/ESSCIRC Workshop in Leuven (Sept.11, 2017)
About MOS-AK Association:
MOS-AK, an international compact modeling association primarily focused in Europe, to enable international compact modeling R&D exchange in the North/Latin Americas, EMEA and Asia/Pacific Regions. The MOS-AK Modeling Working Group plays a central role in developing a common language among foundries, CAD vendors, IC designers and model developers by contributing and promoting different elements of compact/SPICE modeling and its Verilog-A standardization and related CAD/EDA tools for the compact models development, validation/implementation and distribution.
About ASCENT Network:
ASCENT provides fast and easy access to the world's most advanced CMOS technologies and infrastructure including access to 14nm CMOS device data, nanoscale test chips and device characterisation facilities at Tyndall (Ireland), imec (Belgium) and Leti (France). ASCENT has received funding from the European Union's Horizon 2020 research and innovation programme under grant agreement No 654384.You received this message because you are subscribed to the Google Groups "mos-ak" group.
To unsubscribe from this group and stop receiving emails from it, send an email to mos-ak+unsubscribe@googlegroups.com.
To post to this group, send email to mos-ak@googlegroups.com.
Visit this group at https://groups.google.com/group/mos-ak.
For more options, visit https://groups.google.com/d/optout.
Nov 7, 2016
[paper] Field programmable analog array: A boon for analog world
[read more...]
Oct 27, 2016
2017 1st Electron Devices Technology and Manufacturing Conference (call for #papers) https://t.co/CAj9B5ifWU
2017 1st Electron Devices Technology and Manufacturing Conference (call for #papers) https://t.co/CAj9B5ifWU
— Wladek Grabinski (@wladek60) October 27, 2016
from Twitter https://twitter.com/wladek60
October 27, 2016 at 05:08PM
via IFTTT
AMS Multi Project Wafer Service
- CMOS Mixed Signal
- CMOS Mixed Signal with embedded EEPROM
- CMOS High Voltage (up to 120 Volts)
- CMOS High Voltage with embedded EEPROM
- CMOS Opto
- SiGe-BiCMOS
ARM Fellow Surveys Moore's Law at 3nm IC https://t.co/JUPsAtrkFb #papers
ARM Fellow Surveys Moore's Law at 3nm IC https://t.co/JUPsAtrkFb #papers— Wladek Grabinski (@wladek60) October 27, 2016
from Twitter https://twitter.com/wladek60
October 27, 2016 at 10:43AM
via IFTTT
Oct 26, 2016
[JEDS #papers ] Characterization of RF Noise in UTBB FD-SOI MOSFET https://t.co/LNlvvNOb5V https://t.co/XQsatKslTX
[JEDS #papers ] Characterization of RF Noise in UTBB FD-SOI MOSFET https://t.co/LNlvvNOb5V https://t.co/XQsatKslTX
— Wladek Grabinski (@wladek60) October 26, 2016
from Twitter https://twitter.com/wladek60
October 26, 2016 at 05:03PM
via IFTTT
[JEDS #papers ] Characterization of RF Noise in UTBB FD-SOI MOSFET https://t.co/LNlvvNOb5V
[JEDS #papers ] Characterization of RF Noise in UTBB FD-SOI MOSFET https://t.co/LNlvvNOb5V
— Wladek Grabinski (@wladek60) October 26, 2016
from Twitter https://twitter.com/wladek60
October 26, 2016 at 04:49PM
via IFTTT
Oct 25, 2016
Transistor Sizing for Bias-Stress Instability Compensation in Inkjet-Printed Organic C-Inverters https://t.co/91uJURy3KA #papers
Transistor Sizing for Bias-Stress Instability Compensation in Inkjet-Printed Organic C-Inverters https://t.co/91uJURy3KA #papers
— Wladek Grabinski (@wladek60) October 25, 2016
from Twitter https://twitter.com/wladek60
October 25, 2016 at 09:07PM
via IFTTT
[ESSDERC Paper] Compact model for variability of low frequency noise due to number fluctuation effect
URL: http://ieeexplore.ieee.org/stamp/stamp.jsp?tp=&arnumber=7599686&isnumber=7598672
Oct 24, 2016
[SSE Paper] Elimination of the channel current effect on the characterization of MOSFET threshold voltage using junction capacitance measurements
Elimination of the channel current effect on the characterization of MOSFET threshold voltage using junction capacitance measurements
Krzysztof Kucharskia, Jolanta Malesinskab
Keywords: MOSFET CMOS Threshold voltage Junction capacitance Parameter extraction
Cite: Tomaszewski D et al. Elimination of the channel current effect on the characterization of MOSFET threshold voltage using junction capacitance measurements. Solid State Electron (2016), http://dx.doi.org/10.1016/j.sse.2016.10.006
Sub-Minimum-Area MPW Sharing
Is Your Multi-Project Wafer Project Smaller Than the Fab Minimum Area?
Share the minimum area with other MPW customers to save mask costs
Tapeout Month |
Technology | Metal Stack | I/O | Price/mm2 | Minimum Area |
Final GDSII Due |
Tapeout Date |
Estimated Ship Date |
October | 65nm MS RF GP | 1P9M_6x1z1u | 2.5V | $4,700 | 1mm2 | October 10 | October 12 | November 23 |
65nm MS RF LP | 1P9M_6x1z1u | 2.5V | $4,700 | 1mm2 | October 10 | October 12 | November 23 | |
180nm MS RF G | 1P6M_4x1u | 3.3V | $1,000 | 5mm2 | October 24 | October 26 | December 7 | |
November | 40nm MS RF LP | 1P10M | 1.8V | $7,500 | 1mm2 | October 31 | November 2 | January 17 |
Oct 21, 2016
#Compact #Modeling of Surface Potential, Charge, and Current in Nanoscale Transistors Under Quasi-Ballistic Regime https://t.co/BsnCEEdo8a
#Compact #Modeling of Surface Potential, Charge, and Current in Nanoscale Transistors Under Quasi-Ballistic Regime https://t.co/BsnCEEdo8a
— Wladek Grabinski (@wladek60) October 21, 2016
from Twitter https://twitter.com/wladek60
October 21, 2016 at 04:54PM
via IFTTT
Oct 20, 2016
Free Semiconductor Books on SemiWiki
- Mobile Unleashed: The History of ARM
- Fabless: The Transformation of the Semiconductor Industry
- EDAGraffiti: 25 years of experience in EDA
Oct 19, 2016
[mos-ak] [2nd Announcement and Call for Papers] 9th International MOS-AK Workshop Berkeley DEC.7, 2016
2nd Announcement and Call for Papers
- Preannouncement - Sept 2016
- Call for Papers - Oct. 2016
- Final Workshop Program - Nov. 2016
- MOS-AK Workshop - Dec. 7 2016
University of California, Berkeley
- Compact Modeling (CM) of the electron devices
- Advances in semiconductor technologies and processing
- Verilog-A language for CM standardization
- New CM techniques and extraction software
- Open Source TCAD/EDA modeling and simulation
- CM of passive, active, sensors and actuators
- Emerging Devices, TFT, CMOS and SOI-based memory cells
- Microwave, RF device modeling, high voltage device modeling
- Nanoscale CMOS devices and circuits
- Technology R&D, DFY, DFT and reliability/ageing IC Designs
- Foundry/Fabless Interface Strategies
Prospective authors should submit online
Online Workshop Registration:
(any related inquiries can be sent to register@mos-ak.org)
Postworkshop Publications:
Selected best MOS-AK technical presentation will be recommended for further publication in a special issue of the International Journal of High Speed Electronics and Systems
Extended MOS-AK Committee
You received this message because you are subscribed to the Google Groups "mos-ak" group.
To unsubscribe from this group and stop receiving emails from it, send an email to mos-ak+unsubscribe@googlegroups.com.
To post to this group, send email to mos-ak@googlegroups.com.
Visit this group at https://groups.google.com/group/mos-ak.
For more options, visit https://groups.google.com/d/optout.
Oct 17, 2016
Reliable Gate Stack And Substrate Parameter Extraction Based On CV Measurements For 14nm FDSOI Technology https://t.co/enF2K7D6tT #papers
Reliable Gate Stack And Substrate Parameter Extraction Based On CV Measurements For 14nm FDSOI Technology https://t.co/enF2K7D6tT #papers
— Wladek Grabinski (@wladek60) October 17, 2016
from Twitter https://twitter.com/wladek60
October 17, 2016 at 02:19PM
via IFTTT
Oct 15, 2016
Theoretical analysis and modeling for nanoelectronics https://t.co/PsFJzoJgC8 #papers #feedly
Theoretical analysis and modeling for nanoelectronics https://t.co/PsFJzoJgC8 #papers #feedly
— Wladek Grabinski (@wladek60) October 15, 2016
from Twitter https://twitter.com/wladek60
October 15, 2016 at 10:00PM
via IFTTT
Oct 14, 2016
FOSDEM 2017 EDA Devroom Call for Participation
- Printed Circuit Board (PCB) design tools (e.g. KiCad and gEDA)
- Analogue and digital simulators (e.g. ngspice, Qucs, Gnucap, Xyce, GHDL, Icarus and Verilator)
- Any other EDA tools such as high-level tools for digital hardware design (e.g. Migen) and HDL synthesis tools (e.g.Yosys)
- Inter-project opportunities for collaboration
Please submit your proposals at
If you already have a Pentabarf account (for example as a result of having submitted a proposal in the past), make sure you use it to log in and submit your proposal. Do not create a new account if you already have one. Please provide a bit of information about yourself under Person -> Description -> Abstract. When you submit your proposal (creating an "Event" in Pentabarf), make sure you choose the "Electronic Design Automation (EDA) devroom" in the track drop-down menu. Otherwise your proposal might go unnoticed. Fill in at least a title and abstract for the proposed talk and a suggested duration. Bear in mind that a lot of the value in these meetings comes from the discussions, so please be reasonable regarding the duration of the talk.
- 1 December 2016: deadline for submission of proposals
- 11 December 2016: announcement of final schedule
- 5 February 2017: devroom day
The FOSDEM organisers hope to be able to live-stream and record all the talks. The recordings will be published under the same licence as all FOSDEM content (CC-BY). Only presentations will be recorded, not informal discussions and whatever happens during the lunch break. By agreeing to present at FOSDEM, you automatically give permission to be recorded. The organisers will agree to make exceptions but only for exceptional and well-reasoned cases.
Mailing list
Feel free to subscribe to the mailing list of the EDA devroom to submit ideas, ask questions and generally discuss about the event.
This is the third EDA devroom at FOSDEM. The first two were very well received. Let's make sure as many projects and developers as possible are present. Thanks!
Oct 13, 2016
[call for papers] 1st EDTM 2017
1. Technical sessions
2. Education
- Tutorials: We will provide both the basic and advanced programs. Basic program will be presented in local language.
- Poster sessions: Primarily intended for young engineers and students. The best poster will be awarded in the conference.
- Short courses: Will bring high level programs.
3. Exhibition
Papers in the following areas are requested by Subcommittee on:
- Devices and Manufacturing for “Cloud and Edge”
- Packaging and Manufacturing for “Cloud and Edge”
- Process, Tools, and Manufacturing
- Semiconductor Materials
- Reliability & Modeling (including compact/SPICE)
IEDM 2016 Session 7: Modeling and Simulation Advanced Numerical and Compact Models
Monday, December 5, 1:30 p.m. Continental Ballroom 7-9
1:35 PM
2:00 PM
2:25 PM
2:50 PM
3:15 PM
3:40 PM
4:05 PM
[read more...]
Oct 12, 2016
Compound Semiconductor Technical Committee Meeting
• Dr. Arnd-Dietrich Weber, SiCrystal
• N.N.
Agenda: European Compound Semiconductor Committee Meeting
Task Force meetings – tbd14:00 Welcome and Self-Introductions all14:05 SEMI Standards Overview and Legal Reminders SEMI Staff14:10 Review of the minutes and action items from the previous meeting SEMI Staff14:15 Task Force Reports (~5 minutes each)
SiC-Task Force A. WeberStatus M55 5-year review (doc 4689)Status M81 5-year-review (doc 6015)Contactless Capacitive Resistivity Task Force W. Jantz
14:30 Discussion and approval of doc 4689 (M55 review) for ballot A. Weber15:00 5-Year-Review of published documents
5-year-review of M54 (Guide for semi-insulating GaAs parameters): discuss andapprove TFOF and SNARF U. Kretzerdentification and discussion of action items all
15:30 Compound Materials Liaison Reports
North AmericaJapan SEMI Staff
15:45 Any Other Business / Questions A. Weber16:00 Next Meetings16:15 Adjourn
Lectures on Electromagnetism https://t.co/nxi9p90Cte #papers
Lectures on Electromagnetism https://t.co/nxi9p90Cte #papers
— Wladek Grabinski (@wladek60) October 12, 2016
from Twitter https://twitter.com/wladek60
October 12, 2016 at 10:55AM
via IFTTT
Oct 10, 2016
[website] Open Circuit Design Software
Visit the Open Circuit Design Software to learn more about the major electronic design automation (EDA) tools hosted by Open Circuit Design:
- Magic, the VLSI layout editor, extraction, and DRC tool
- XCircuit, the circuit drawing and schematic capture tool
- IRSIM, the switch-level digital circuit simulator
- Netgen, the circuit netlist comparison (LVS) and netlist conversion tool
- Qrouter, the over-the-cell (sea-of-gates) detail router
- Qflow, a complete digital synthesis design flow using open-source software and open-source standard cell libraries
- PCB, the printed circuit board layout editor
[paper] Well-Posed Models of Memristive Devices
Subjects: Emerging Technologies (cs.ET); Computational Engineering, Finance, and Science (cs.CE)
Cite as: arXiv:1605.04897 [cs.ET]
(or arXiv:1605.04897v1 [cs.ET] for this version)