May 30, 2010
NHK Improves Resolution of Organic TFT-driven OLED Panel
May 27, 2010
[mos-ak] C4P MOS-AK/GSA ESSDERC/ESSCIRC Workshop in Seville on Sept. 17, 2010
To post to this group, send email to mos-ak@googlegroups.com.
To unsubscribe from this group, send email to mos-ak+unsubscribe@googlegroups.com.
For more options, visit this group at http://groups.google.com/group/mos-ak?hl=en.
"Frontiers of the Compact Modeling for Advanced Analog/RF Applications"
The MOS-AK/GSA Workshop in Seville will be organized as an integral
part of the ESSDERC/ESSCIRC Conference. The MOS-AK/GSA Workshop is
HiTech forum to discuss the frontiers of the electron devices modeling
with emphasis on simulation-aware models. Original papers presenting
new developments and advances in the compact/spice modeling and its
Verilog-A standardization are solicited. Suggested topics include (but
are not limited to):
* Compact Modeling (CM) of the electron devices
* Verilog-A language for CM standardization
* New CM techniques and extraction software
* CM of passive, active, sensors and actuators
* Emerging Devices, CMOS and SOI-based memory cells
* Microwave, RF device modeling, high voltage device modeling
* Nanoscale CMOS devices and circuits
* Technology R&D, DFY, DFT and IC Designs
* Foundry/Fabless Interface Strategies
On-line abstract submission is open with the deadline on July 15, 2010.
Further details and updates: http://www.mos-ak.org/seville/
==========================================================
* Wroclaw: June 24-26 www.mixdes.org/Special_sessions.htm
* Tarragona: June.31-July.1 http://www.compactmodelling.eu/tc_programme.php
* Seville: Sept. 17 http://www.mos-ak.org/seville/
* California: Dec'2010 http://www.mos-ak.org/
==========================================================
You received this message because you are subscribed to the Google Groups "mos-ak" group.
To post to this group, send email to mos-ak@googlegroups.com.
To unsubscribe from this group, send email to mos-ak+unsubscribe@googlegroups.com.
For more options, visit this group at http://groups.google.com/group/mos-ak?hl=en.
May 26, 2010
IEEE papers in May 2010
Why the Universal Mobility Is Not
Cristoloveanu, S. Rodriguez, N. Gamiz, F.Digital Object Identifier : 10.1109/TED.2010.2046109
Compact and Distributed Modeling of Cryogenic Bulk MOSFET Operation
Akturk, A. Holloway, M. Potbhare, S. Gundlach, D. Li, B. Goldsman, N. Peckerar, M. Cheung, K. P.Digital Object Identifier : 10.1109/TED.2010.2046458
Compact Modeling of Experimental n- and p-Channel FinFETs
Song, J. Yuan, Y. Yu, B. Xiong, W. Taur, Y.Digital Object Identifier : 10.1109/TED.2010.2047067
Compact Modeling of a Magnetic Tunnel Junction—Part I: Dynamic Magnetization Model
Kammerer, J.-B. Madec, M. Hébrard, L.Digital Object Identifier : 10.1109/TED.2010.2047070
Compact Modeling of a Magnetic Tunnel Junction—Part II: Tunneling Current Model
Madec, M. Kammerer, J.-B. Hébrard, L.Digital Object Identifier : 10.1109/TED.2010.2047071
Compact Modeling of LDMOS Transistors for Extreme Environment Analog Circuit Design
Kashyap, A. S. Mantooth, H. A. Vo, T. A. Mojarradi, M.Digital Object Identifier : 10.1109/TED.2010.2046073
Variability Analysis of TiN Metal-Gate FinFETs
Endo, K. O'uchi, S. Ishikawa, Y. Liu, Y. Matsukawa, T. Sakamoto, K. Tsukada, J. Yamauchi, H. Masahara, M.Digital Object Identifier : 10.1109/LED.2010.2047091
Transistor mismatch in 32 nm high-k metal-gate process
Extraction Technique of Trap Densities in Thin Films and at Insulator Interfaces of Thin-Film Transistors
Kimura, M.Digital Object Identifier : 10.1109/LED.2010.2045221
May 18, 2010
Some papers (May 2010) I've found interesting...
Substrate Noise Coupling Mechanisms in Lightly Doped CMOS Transistors
- 5457978abstract
Interuniversity Microelectronics Centre (IMEC), Leuven, Belgium
Issue Date: June 2010
Volume: 59 Issue:6
On page(s): 1727 - 1733
ISSN: 0018-9456
Digital Object Identifier: 10.1109/TIM.2009.2024370
Date of Publication: 03 May 2010
Date of Current Version: 10 May 2010
Thermal shot noise in top-gated single carbon nanotube field effect transistors
- 5464988abstract
Laboratoire Pierre Aigrain, Ecole Normale Supérieure, CNRS (UMR 8551), Université P. et M. Curie, Université D. Diderot, 24, rue Lhomond, 75231 Paris Cedex 05, France
Issue Date: May 2010
Volume: 96 Issue:19
On page(s): 192103 - 192103-3
ISSN: 0003-6951
Digital Object Identifier: 10.1063/1.3425889
Date of Current Version: 13 May 2010
The high-frequency transconductance and current noise of top-gated single carbon nanotube transistors have been measured and used to investigate hot electron effects in one-dimensional transistors. Results are in good agreement with a theory of one-dimensional nanotransistor. In particular the prediction of a large transconductance correction to the Johnson–Nyquist thermal noise formula is confirmed experimentally. Experiment shows that nanotube transistors can be used as fast charge detectors for quantum coherent electronics with a resolution of
13 μe/ |
|
Dielectric constants of atomically thin silicon channels with double gate
NTT Basic Research Laboratories, NTT Corporation, 3-1 Morinosato-Wakamiya, Atsugi, Kanagawa 243-0198, Japan
Issue Date: May 2010
Volume: 96 Issue:19
On page(s): 193102 - 193102-3
ISSN: 0003-6951
Digital Object Identifier: 10.1063/1.3427364
Date of Current Version: 13 May 2010
Charge carrier densities in chemically doped organic semiconductors verified by two independent techniques
Institute for High-Frequency Technology, Technical University of Braunschweig, Schleinitzstr. 22, D-38106 Braunschweig, Germany
Issue Date: May 2010
Volume: 96 Issue:19
On page(s): 193301 - 193301-3
ISSN: 0003-6951
Digital Object Identifier: 10.1063/1.3427416
Date of Current Version: 13 May 2010
The charge carrier density of the
The effect of traps on the performance of graphene field-effect transistors
Department of Electrical Engineering, University of California–Los Angeles, Los Angeles, California 90095-1594, USA
Issue Date: May 2010
Volume: 96 Issue:19
On page(s): 193503 - 193503-3
ISSN: 0003-6951
Digital Object Identifier: 10.1063/1.3428785
Date of Current Version: 13 May 2010
This paper studies the performance degradation of graphene field-effect transistors due to the presence of traps. The mobile charge modulation by gate voltage is degraded because of immobile trapped charges. As a result the current is reduced and the on/off ratio is decreased. Extracted mobility using transconductance method is shown to be underestimated considerably due to the effect of traps.
May 11, 2010
Training Course on Compact Modeling: Registration Open
The Training Course will consist on 12 lectures addressing relevant topics in the compact modeling of advanced electron devices. In particular, emphasis will be given on MOSFETs (bulk, SOI, Multi-Gate and High Voltage MOS structures) and HEMTs.
The Training Courses on Compact Modeling are sponsored by the European Union FP7 “COMON” IAPP Project, the European Union FP7 NANOSIL Network of Excellence and the Universitat Rovira i Virgili in collaboration with the IEEE EDS Compact Modeling Technical Committee.
REGISTRATION IS OPEN
It is cheap and includes two lunches and one gala dinner. The advanced registration fee will be 100 Euro for students and 130 Euro for non-students. After June 13, the registration fee is 150 Euro for students and 180 Euro for non-students. Members of the teams participating in the COMON project are exempted from paying the fee, and members of teams participating in NANOSIL pay a reduced fee.
The lectures and topics of their lectures will be the following:
1. Tibor Grasser (TU-Wien, Austria) - Transport modeling
2. Tor A Fjeldly (UniK, Norway) - Analytical 2D and 3D electrostatic modeling
3. Jamal Deen (McMaster University, Canada) - Noise modeling
4. Benjamin Iñiguez (URV, Spain) - Analytical small-signal modeling
5. Ilcho Angelov (Chalmers University, Sweden) - High frequency device modeling
6. Renaud Gillon (On Semiconductor, Belgium) - Electro-thermal and reliability modeling
7. Sorin Cristoloveanu (MINATEC and LETI, France) - Electrical characterization of SOI and Multi-Gate MOSFETs
8. Asen Asenov (University of Glasgow) - Statistical variability and corresponding compact model strategies
9. Kiyoh Itoh (Hitachi, Japan) - "Variability-conscious Circuit Designs for Low-voltage Nano-scale CMOS LSIs"
10. Wladek Grabinski - "GNU/Open Source CAD Tools for Verilog-A Compact Model Standardization"
11. Antonio Cerdeira (Cinvestav, Mexico) - "DC Parameter Extraction"
12. Massimo Poncino (Politecnico di Torino, Italia) - "Leakage power modeling for the reduction of power consumption in CMOS ICs"
The final programme, with the timetable, is already available!
May 8, 2010
May 7, 1952: The Integrated Circuit …
1952: British radar engineer Geoffrey Dummer introduces the concept of the integrated circuit at a tech conference in the United States. The world is about to change. Read more... by www.wired.com
Organic Transistor Could Outshine OLEDs
May 7, 2010
3rd International Workshop on Copact TFT Modeling for Circuit Simulation: Deadline Extended
Deadline for abstract submission has been extended:
- Deadline for abstract submission: May 19, 2010
- Notification of acceptance: May 26, 2010
- Camera-ready version: Jun 18, 2010
The C-TFT Workshop will provide a forum for discussions and current practices on compact TFT modeling. The workshop is sponsored by the Universitat Rovira i Virgili in collaboration with the IEEE EDS Compact Modeling Technical Committee and the University College London.
Topics:
A partial list of the areas of interest includes:
- Physics of TFTs and operating principles
- Compact TFT device models for circuit simulation
- Model implementation and circuit analysis techniques
- Model parameter extraction techniques
- Applications of compact TFT models in emerging products
- Compact models for interconnects in active matrix flat panels
Prospective authors are invited to submit an abstract of up to 500-word to: nae.bogden@urv.cat
This event will be held in coordination with the Training Courses on Compact Modeling (June 30-July 1) and the Graduate Student Meeting on Electronic Engineering (June 28-29).
Tarragona is located in the south of Catalonia, in the northeast corner of the Iberian Peninsula. Tarraco (the Roman name for Tarragona) was one of the most important cities in the Roman Empire. On 30 November 2000, the UNESCO committee officially declared the Roman archaeological complex of Tarraco a World Heritage Site. This recognition is intended to help ensure the conservation of the monuments, as well as to introduce them to the broader international public.
May 5, 2010
EPFL MicroNano Fabrication Annual Review Meeting
Date: Tuesday May 18th, 2010
Time: 09h30 - 17h00
Place: EPFL Lausanne, Salle Polyvalente, Centre Est, CE 1 515
Program :
The presented topics include:
- Biomedical Applications (Microfluidics, Cellular-Manipulation, Microelectrode Arrays, Molecules Detection, BioMicroNanoSystems, ...)
- Optics (Nanophotonics, Optomechanics, Optofluidics, MOEMS, ...)
- Micro and Nanoelectronics (Nanowires, High-Q Resonators, RF MEMS and Switches, 3D integration, CMOS, ...)
- Nanostructure Physics (III/V Devices, Nanotubes, Nanowires, Nanomechanics, ...)
- Material Sciences (Graphene, Polymers, Piezoelectric Ceramics, Photovoltaic Materials, Micro Fuel Cells, ...)
- MEMS, NEMS (Motors, Tweezers, Sensors and Actuators, Micro and Nanomechanics, ...)
- Micro and Nanofabrication Technologies (Self-Assembly, EBEAM Lithography, Dry Etching, Thin Films, Photolithography, FIB, CMP, ...)
- Packaging and Assembly
May 4, 2010
Compact Modeling: Principles, Techniques and Applications
1st Edition., 2010, 545 p., Hardcover
ISBN: 978-90-481-8613-6
Erscheinungstermin: Juli 2010
May 3, 2010
[mos-ak] MOS-AK/GSA ESSDERC/ESSCIRC Workshop in Seville: 1st announcement
*** 1st announcement ***
Date: September 17, 2010
Venue: Barceló Hotel Renacimiento
Co-Located With:
* 40th European Solid-State Device Research Conference (ESSDERC):
http://www.essderc2010.org
* 36th European Solid-State Circuits Conference (ESSCIRC) :
http://www.esscirc2010.org
* CMC Meeting (Q3 Event in Madrid): http://www.geia.org/index.asp?bid=597
More MOS-AK/GSA information and updates: http://www.mos-ak.org/seville/
Extended MOS-AK/GSA Committee:
===========================
http://www.mos-ak.org/committee.html
===========================
MOS-AK/GSA North America:
Chair: Pekka Ojala, Exar Corporation
Co-Chair: Geoffrey Coram, Analog Devices
Co-Chair: Prof. Jamal Deen, U.McMaster
MOS-AK/GSA South America:
Chair: Prof. Gilson I Wirth; UFRGS; Brazil
Co-Chair: Prof. Carlos Galup-Montor, UFSC; Brazil
MOS-AK/GSA Europe:
Chair: Ehrenfried Seebacher, austriamicrosystems AG
Co-Chair: Sebastian Schmidt, XFab
Co-Chair: Prof. Benjamin Iniguez, URV
MOS-AK/GSA Asia/Pacific:
Chair: Goichi Yokomizo, STARC, Japan
Co-Chair: Sadayuki Yoshitomi, Toshiba, Japan
Co-Chair: Xing Zhou, NTU, Singapore
===========================
--
You received this message because you are subscribed to the Google Groups "mos-ak" group.
To post to this group, send email to mos-ak@googlegroups.com.
To unsubscribe from this group, send email to mos-ak+unsubscribe@googlegroups.com.
For more options, visit this group at http://groups.google.com/group/mos-ak?hl=en.
May 2, 2010
Thoughts on Directions for Silicon Technology Development as we Approach the End of CMOS Scaling
Date: TUESDAY, May 11, 2010; Time: 6:00 PM - Pizza, 6:15 PM – Lecture; Cost: Free
Location: National Semiconductor, Building E1, Conference Center, 2900 Semiconductor Drive, Santa Clara, CA 95051
Web link: http://www.ewh.ieee.org/r6/scv/eds/
Contact: Sandeep Bahl