Dec 9, 2024
[Program Highlights] 17th International MOS-AK Workshop Silicon Valley, December 11, 2024
Nov 29, 2024
1st Semiconductor Design Workshop in Yamagata
Why not experience semiconductor design hands-on with the instructor on your own PC? This is a valuable opportunity to learn the basics of semiconductor design with intimate and detailed guidance in a small class setting.
Sep 15, 2024
[C4P] WOSET 2024
Topics of interest include, but are not limited to:
- Overview of an existing or under-development open-source EDA tool.
- Overview of support infrastructure (e.g. EDA databases and design benchmarks).
- Open-source cloud-based EDA tools
- Open-source hardware designs
- Position statements (e.g. critical gaps, blockers/obstacles)
- All submissions must include links to open-source repositories with
- all source code and an open-source license (BSD, GPL, Apache, etc.)
- Please reference your open-source repository!
- Review is single blind (anonymous reviewers).
- Videos will be put on the WOSET site if accepted.
- Virtual presentation for regular papers (in addition to archival video)
- Regular Paper Submissions (4 pages + 1 page references + 15 min video + virtual presentation)
- Work in Progress Submissions (2 page abstract + 1 page references + 10 min video + virtual zoom room)
- Submission site: https://openreview.net/group?id=WOSET-Workshop.github.io/2024
- Sept 23 2024 (end of day, anywhere in the world): submission due date.
- Oct 18 2024: notification date.
- Nov 8 2024: video due (if accepted)
- Nov 18 2024: workshop
- Matthew Guthaus, UC Santa Cruz
- Jose Renau, UC Santa Cruz
- Dustin Richmond, UC Santa Cruz
- Dan Petrisko, University of Washington
- Seeking volunteers to help run the virtual meeting
- Jonathan Balkind, UC Santa Barbara
- Tim Edwards, efabless
- Steve Hoover, Redwood EDA
- Lucas Klemmer, JKU Linz
- Dirk Koch, University of Manchester
- Christian Krieg, TU Wien
- Rajit Manohar, Yale University
- Guillem Lopez Paradis, Barcelona Supercomputing Center
- Frans Skarman, Linköping University
- Matt Venn, YosysHQ, TinyTapeout
Apr 30, 2024
Workshop on Advanced Integrated Circuit Design
Date & Time
DAY-2: May 15, 2024 10:00 a.m. ~ 4:05 p.m.
Hybrid format (lectures can be held at Fukuoka venues and ZOOM Webinars)
Online (Zoom Webinars)
Fukuoka Venue: Fukuoka System LSI Development Center 2F
(〒814-0001 3-8-33 Momochihama, Sawara-ku, Fukuoka City)
There is no parking lot at the venue, so if you come by car, please use the
nearby paid parking lot.
Participation Fee: free
Application
[Application deadline: May 13]
Please apply from the link below (you can also apply for either Day-1 or Day-2 only). Simultaneous interpretation in English and → is available at the Fukuoka venue and ZOOM Webinars. The first 70 people to participate at the Fukuoka venue and the first 400 people to participate in the ZOOM Webinar will be closed to the first 400 people. If you wish to cancel after applying for the Fukuoka venue, please contact us as soon as possible. In addition, we are planning a simple hands-on, so please bring your laptop (you can participate without a laptop).
Application Form
Program Details (subject to update) https://www.kerc.or.jp/seminar/2024/04/5145152.html
10:00 - 10:05 Opening Remark and Overview of the Workshop, Mehdi Saligane/Koji Inoue, University of Michigan/Kyushu University
10:05 - 10:10 Welcome Remarks from the U.S. Consulate in Fukuoka
10:10 - 10:55 LLMs on ASICs, Greg Kielian/Kauna Lei, Google Research
11:00 - 11:45 Teaching Mixed-Signal Design Using Open-Source Tools, Boris Murmann, University of Hawaii
11:45 - 13:00 Lunch Break
13:00 - 14:00 Photonic and Analog circuits with GDSFactory, Joaquin Matres/Troy Tamas, Google X/DoPlayDo, Inc.
14:00 - 14:15 Break
14:15 - 15:45 ReaLLMASIC: Build your own Lightweight LLM, Gregory Kielian/Kauna Lei/Shiwei Liu/Mehdi Saligane, Google Research/University of Michigan
15:45 - 16:00 Conclusion, Mehdi Saligane, University of Michigan
[Morning Session: Invited Talks]
10:05 - 10:50 Superconductor Computer Architecture: from Classical to Quantum, Ilkwon Byun, Kyushu University
10:50 - 11:35 Overview of new devices in the era of Beyond CMOS, Sadayuki Yoshitomi, Megachips
11:35 - 13:00 Lunch Break
[Afternoon Session: Tutorials]
13:00 - 13:55 (Tentative: GLayout), Anhang Li/Boris Murmann/Mehdi Saligane, University of Michigan/University of Hawaii
13:55 - 14:50 (Tentative: XLS: High-Level Synthesis), Johan Euphrosine, Google
14:50 - 15:05 Break
15:05 - 16:00 Pitfalls of Open-Source Chip Design Verification, Mitch Bailey, Efabless/ShuhariSystem
16:00 - 16:05 Conclusion and Overview of the phase-2 workshop activities, Mehdi Saligane/Koji Inoue, University of Michigan/Kyushu University
Organizer
Kyushu University System LSI Research Center Kyushu University
Quantum Computing Systems Research Center Kyushu University
Value Creation Semiconductor Human Resource Development Center
Co-organizers
Fukuoka Prefectural Foundation for the Promotion of Industry, Science and Technology Kyushu Economic Research Association
Sponsor
U.S. Consulate in Fukuoka
Inquiries
ic-design-ws 'at' slrc.kyushu-u.ac.jp (replace 'at' with @)
Okano, Business Development Department, TEL: 092-721-4907
Mar 25, 2024
[OSDA 2024] 4th Workshop on Open-Source Design Automation
Welcome Session
ESP: An Open-Source Platform for Collaborative Design of Heterogeneous Systems-on-Chip
Update on the Coriolis EDA Toolchain
FABulous: An embedded eFPGA Framework - an Update
Demo Pitch: Tiny Tapeout
Yosys
Surfer -- An Extensible and Snappy Waveform Viewer
- Vojtech Mrazek
An Open-Source Automated Design Space Exploration Framework for Approximate Accelerators in FPGAs and ASICs - Marc Solé i Bonet, Aridane Alvarez Suarez and Leonidas Kosmidis
The METASAT Hardware Platform v1.1: Identifying the Challenges for its RISC-V CPU and GPU Update - Louis Ledoux and Marc Casas
The Grafted Superset Approach: Bridging Python to Silicon with Asynchronous Compilation and Beyond - Manfred Schlägl, Christoph Hazott and Daniel Große
RISC-V VP++: Next Generation Open-Source Virtual Prototype - Guillem López-Paradís, Brian Li, Adrià Armejach, Stefan Wallentowitz, Miquel Moretó and Jonathan Balkind
Using Supercomputers to Parallelize RTL Simulations - Davide Cieri
Hog (HDL on git): a tool to manage HDL code on a git repository - Jakob Ratschenberger and Harald Pretl
RALF: A Reinforcement Learning Assisted Automated Analog Layout Design Flow - Ajeetha Kumari Venkatesan, Anirudh Pradyumnan Srinivasan, Deepa Palaniappan
Adding configurability to PySlint using TOML - Lucas Klemmer and Daniel Grosse
WSVA: A SystemVerilog Assertion to WAL Compiler
Nov 10, 2023
Cutting-Edge IC Design Workshop
(Phase-1)
Tuesday, December 5 2023; 8:00 - 12:00 AM (JST)
Wednesday, December 6 2023; 8:00 - 12:00 AM (JST)
Nov 1, 2023
IWPSD 2023
- 2D Materials and Devices
- Crystal Growth and Epitaxy
- Device Modelling and Simulation
- Devices for Quantum Technology
- II - VI and Oxide Semiconductors
- III - V Semiconductors
- Memory and Logic Devices
- MEMS, NEMS and Sensors
- Organic and Flexible Electronics
- Photovoltaics
- Power Semiconductor Devices
- Optoelectronics
Oct 9, 2023
[C4P] IJNM - 7th Sino MOS-AK Workshop
http://www.mos-ak.org/nanjing_2023/.
With the aggressive scaling of CMOS technologies and constantly emerging diversified devices, accurate device modeling technique poses severe challenge to circuit and system designers, in particular for RF/MW/mmW/THz/Power/optics. With this background, the workshop aims to strengthen a network and discussion forum among experts in the field, provide a forum for the presentation and discussion of the leading-edge research and development results of Analytical Modeling, Compact Modeling, Characterization and Simulation techniques for advanced devices, circuits and technologies. Modeling and validation technique of all solid-state devices, including, Si, III-V, power, nanoscale electronic structures and other related new devices are within the scope of the conference. The theme of MOS-AK is "Bridge of Process Technology and Integrated Circuits & Systems Design".
Topics for this call for papers include but not restricted to:
- Advances in semiconductor technologies and processing (CMOS, SOI, FINFET, III-V, Wide band-gap)
- CM of passive active, sensors, and actuators
- Emerging Devices, photonic devices, CMOS, and SOI-based memory cell
- RF/THz device and Power device modeling
- Power device and Power integration
- Reliability modeling
- AI and machine learning in EDA & modeling application
- Nanoscale CMOS devices and circuits
- Verilog-A language for CM standardization
- New CM techniques and extraction software
- Open-source TCAD/EDA modeling and simulation
- Technology R&D, DFY, DFT and IC Designs
- Chiplet Modeling and Packaging-related modeling
- Foundry/Fabless Interface Strategies, Open Access PDKs
- DTCO & STCO-related EDA tools/technologies
- Other related topics
Guest Editors:
-
Jun Zhang
Nanjing University of Posts and Telecommunications (CN) -
Yuehang Xu
University of Electronic Science and Technology of China (CN) -
Wladek Grabinski
MOS-AK (EU)
Submission Guidelines/Instructions
Authors of papers presented at the conference will be invited to submit an extended paper by 31 December 2023 to a special issue of IJNM. Manuscripts for this special issue should adhere to the requirements for regular papers in IJNM as specified in the journal’s Author Guidelines. The manuscripts will be submitted via the IJNM manuscript submission site, https://wiley.atyponrex.com/journal/jnm. Authors must choose the special issue title from the dropdown list on the “Additional Information” tab.
Sep 25, 2023
[workshop] gdsfactory
The first gdsfactory hands-on workshop organized as part of the UCSB Photonics Society. Thomas Dorch from Freedom Photonics and Andrei Isichenko presented gdsfactory. Last year gdsfactory seminar by Joaquin Matres, the maintainer of gdsfactory - you can access the video recording here. This workshop was a hands on; things to do before the workshop
- Install anaconda python 3 on your computer. If you don't have it installed, the links below are for miniconda, a "lightweight" version of anaconda. Windows: link. Mac: link (select if Intel or M1).
- Download a Python IDE. Either Visual Studio Code or Pycharm. Personally I prefer VS Code
- Download klayout. Windows: link. Mac: link (works on M1 mac, Ventura 13.4).
gdsfactory team will be running the tutorial using python notebooks (.ipynb). These can be run through JupyterLab, VS code (install this extension), or through Google Colab. You have the option to skip all the steps above and run the notebooks entirely in Google Colab (but with some limitations in klayout integration). You can try it out using this notebooks in this repository, focused on workshop_part1.ipynb
. In Google Drive you should have the option to select "open with Google Colaboratory"
Click the "Open in Colab" link above to get started, and save a copy of the notebook to your Google Drive.
Google Drive Links to the notebooks:
https://drive.google.com/file/d/1x6kHQ9nHb1HB4HOEiEr1BG_y5lQ8si3e/view?usp=sharing
https://drive.google.com/file/d/1Ppz-CDrFezfLTIAHeBLYopl6Q4oyt8a4/view?usp=sharing
Aug 14, 2023
[11k online viewers] 7th Sino MOS-AK/Nanjing
Mar 3, 2023
[C4P] SEMINATEC 2023
SEMINATEC 2023 Call for Papers
SEMINATEC 2023 will be held at the Institute of Physics Gleb Wataghin, IFGW, auditorium between March 29-31, 2023 as a continuation of previous workshops, all focused on technology trends in the areas of micro and nanotechnology. The goal of this event is to promote the interaction among industry, academy, research & development centers, government and students, all looking for real opportunities towards improving education, research, and technology.
Contributed papers will be selected based on submitted abstracts (up to two pages) in A4 format. Electronic submissions will only be accepted in pdf format and must be submitted prior to March 6, 2023. The notification of acceptance will be on March 12, 2023.
The XVII SEMINATEC welcomes the submission of original papers in all areas related to
- Optoelectronic devices
- Optics and Photonic IC’s
- Fabrication of micro & nano-structures
- Microsystems
- Devices modeling and characterization
- Integrated circuits: design and testing
- CAD and simulation
Abstract Submission (To download the template, click here ) Abstracts will be accepted in PDF format. Please fill the form below and upload your file. All fields required.
SEMINATEC is organized by the School of Electrical and Computer Engineering (FEEC), the Institute of Physics Gleb Wataghin (IFGW) and the Center for Semiconductors Components and Nanotechnologies (CCSNano) at the University of Campinas (UNICAMP), by the Integrated Systems Laboratory (LSI) at the University of São Paulo (USP) and by the Department of Electrical Engineering at FEI, with support/funding from the IEEE Electron Device Society (EDS) South Brazil Chapter, the EDS Student Chapter of UNICAMP and FEI and by the SSCS South Brazil Chapter. The event is also supported by INCT’s NAMITEC, SBMICRO, FAPESP’s Integrated Photonics Devices (iPhD) and Integrated Photonics Lab (LIF SISFOTON).
Jul 21, 2021
[Final Program] 18th MOS-AK ESSDERC/ESSCIRC Workshop Grenoble; Sept. 6, 2021
Apr 7, 2021
[paper] Compact Modeling as a Bridge between Technologies and ICs
Mar 23, 2021
[mos-ak] [2nd Announcement and C4P] 3rd MOS-AK LAEDC Workshop (virtual/online) April 18, 2021
- Compact Modeling (CM) of the electron devices
- Advances in semiconductor technologies and processing
- Verilog-A language for CM standardization
- New CM techniques and extraction software
- Open Source (FOSS) TCAD/EDA modeling and simulation
- CM of passive, active, sensors and actuators
- Emerging Devices, Organic TFT, CMOS and SOI-based memory cells
- Microwave, RF device modeling, high voltage device modeling
- Nanoscale CMOS, BiCMOS, SiGe, GaN, InP devices and circuits
- Technology R&D, DFY, DFT and reliability/aging IC designs
- Foundry/Fabless Interface Strategies
- Call for Papers - Dec. 2020
- 2nd Announcement - March 2020
- Final Workshop Program - April 2020
- MOS-AK Workshop April 18, 2021
You received this message because you are subscribed to the Google Groups "mos-ak" group.
To unsubscribe from this group and stop receiving emails from it, send an email to mos-ak+unsubscribe@googlegroups.com.
To view this discussion on the web visit https://groups.google.com/d/msgid/mos-ak/CALp-Rj_qCy53wUsXOkXoAgCCS7-FCHgHfGkeEyYsuPJtXx2Qiw%40mail.gmail.com.
Mar 17, 2021
[Workshop] Democratizing IC Design, April 7th, 2021
|
|
|
Mar 10, 2021
[Workshop] Brain Inspired Computing; March 24, 2021
Feb 4, 2021
FOSSEE 3-Day workshop on eSim
eSim (previously known as Oscad / FreeEDA) is a free/libre and open source EDA tool for circuit design, simulation, analysis and PCB design. It is an integrated tool built using free/libre and open source software such as KiCad, Ngspice and GHDL. eSim is released under GPL.
These workshops are being conducted by the expert faculty members of Indian Institute of Technology, Bombay. For registration and more details, visit our webpage. Participation certificate will be awarded to all the people who attend this workshop.
Time | Session | |
11 Feb 2021 (Installation and Simulation): | ||
10:00 AM - 10:30 AM | Introductory Talk by Prof. Kannan Moudgalya | |
10:30 AM - 10:45 AM | Explaining the Workshop Procedure | |
10:45 AM - 11:05 AM | Basics of circuit simulation by Prof. Mahesh Patil, IIT Bombay | |
11:05 AM - 12:00 Noon | Installation and system check for the installed software | |
12:00 Noon - 1:00 PM | Spoken Tutorial session: Schematic Creation and Simulation | |
Lunch Break | ||
2:00 PM - 3:00 PM | Spoken Tutorial session: Simulating an Astable Multivibrator | |
3:00 PM - 4:00 PM | Practice problem on Circuit Simulation | |
4:00 PM - 4:15 PM | Overview of eSim - FOSSEE Team | |
4:15 PM - 4:45 PM | Demo on PSpice to KiCad Converter - Sumanto, FOSSEE Fellow 2020 and FOSSEE Team | |
4:45 PM - 5:00 PM | eSim on cloud - FOSSEE Team | |
5:00 PM - 5:30 PM | FOSSEE activities under eSim | |
Overnight | Complete the practice problems | |
12 Feb 2021 (PCB design and device modelling in eSim): | ||
9:30 AM - 10:00 AM | Discussion of practice problems (Optional) | |
10:00 AM - 10:40 AM | Spoken Tutorial session: Mapping Components with Footprints | |
10:40 AM - 11:20 AM | Spoken Tutorial session: Setting Parameters for PCB designing | |
11:20 AM - 11:50 Noon | eSim software development: how it will benefit students, faculty and professionals? - FOSSEE Team | |
11:50 AM - 12:40 PM | Spoken Tutorial session: Laying Tracks on PCB | |
12:40 PM to 1:00 PM | Spoken Tutorial session: PCB Layout for Astable Multivibrator | |
Lunch Break | ||
2:00 PM- 3:00 PM | Practice problem: PCB design for a small circuit - 1 hour | |
3:00 PM - 4:00 PM | Live session on Device modelling - FOSSEE Team | |
4:00 PM - 4:15 PM | Invited talk: Prof. Sebin, Sreepathy Institute of Technology | |
4:15 PM - 4:30 PM | Invited talk: Prof. Maheshwari, VIT Chennai | |
4:30 PM - 5:00 PM | Invited talk: Wladek Grabinski, MOS-AK: FOSSS TCAD/EDA Tools | |
Overnight | Complete the practice problems | |
13 Feb 2021 (Subcircuit builder and Introduction to NGHDL) | ||
9:30 AM - 10:00 AM | Discussion of practice problems (Optional) | |
10:00 AM - 10:50 AM | Spoken Tutorial session: Subcircuit Builder | |
10:50 AM - 11:40 AM | Spoken Tutorial session: Editing a Subcircuit | |
11:40 AM - 12:30 PM | Spoken Tutorial session: Uploading a spice Subcircuit file | |
12:30 PM - 1:00 PM | Mixed-signal simulation talk and demo: FOSSEE team | |
Lunch Break | ||
2:00 PM - 3:00 PM | Practice problem on Mixed-Signal circuit simulation using NGHDL | |
3:00 PM - 3:20PM | How NGHDL is extended for microcontrollers: Ashutosh Jha, FOSSEE Intern 2020 | |
3:20 PM - 3:40 PM | Expert Talk: Prof Madhav Desai, IIT Bombay | |
3:40 PM - 4:00 PM | Q&A | |
4:00 PM - 4:15 PM | Expert talk: Prof Kimberly Moraes | |
4:15 PM - 4:30 PM | Benefits of contribution to FOSSEE's eSim efforts | |
4:30 PM - 5:00 PM | Feedback and valedictory |