Jul 26, 2009
Agilent, China University team up on LTE testing
Mike Kawasaki, education program manager at Agilent, said that the company sees the R&D collaboration with Southeast University as a continuation of Agilent's drive to be a key technology partner for innovative research in academia. "This collaboration enables Agilent to make a contribution to the future of wireless communication and gives the university access to our resources, empowering further success of scientists in academia," he said. Read more...
Jul 24, 2009
Postdoctoral Marie Curie Fellowships on Compact Modeling
The European (7th Framework Programme) Call for Postdoctoral Individual Marie Curie Fellowships is open until August 18 2009.
I am looking for one or two candidates to work in my research group at the Universitat Rovira i Virgili (Tarragona, Spain) in the field of compact modeling of advanced semiconductor devices. Therefore, I would like to receive CVs from potential applicants. Once I have selected the candidates, we will make the application.
The candidates must have a Ph D in Electrical Engineering, Electronic Engineering, Physics or Telecommunication Engineering.
There are two open Calls: the one for Intra European Fellowships (FP7-PEOPLE-2009-IEF) and the one for International Incoming Fellowships (FP7-PEOPLE-2009-IIF). Therefore, candidates from European countries can apply for an Intra European Fellowship and candidates from outside Europe can apply for an International Incoming Fellowship.
These felowships can be for one or two years. Salaries are extremely good and the prestige of having this type of fellowship is very high. For this reason, there is a tough competition to get these fellowships.
I am looking for candidates for these Marie Curie Grants, both from Europe and outside Europe. Candidates must have a good CV (preferably with more than 4 publications in international journals, in order to have chances). In order to fit the Marie Curie requirements, their age should be below 35.
If successful, the postdoctoral researchers will work on the characterization of compact modeling of any of the advanced semiconductor devices targeted by our research European projects: nanoscale MOSFETs, SOI and Multi-Gate MOSFETs, strained-Si/SiGe MOSFETs, Schottky-Barrier MOSFETs, nanowire FETs, III-V HEMTs and organic TFTs.
The specific device/s in which the postdoctoral researcher will work will depend on his/her preference and background.
Candidates must send me by e-mail (to benjamin.iniguez@gmail.com) a CV or resume by AUGUST 6. Successful applicants will be informed by August 7, and then we will start to make the application. The successful candidates will be informed on the steps to do.
Tarragona is a small city (110000 inhabitants) on the Mediterranean coast, about 100 Km south from Barcelona, and very well connected to Barcelona and the main Spanish cities by rail and highway. Tarragona is a very old city, very important during the Roman Empire, and with a lot of historical landmarks.
The quality of life in Tarragona is excellent. Mediterranean and mild climate the whole year. Wonderful beaches around the city (even at the city). Mountains close to the city (even the Pyrenees are not far). Besides, the city is very quiet, but with an intense nightlife.
My research group in the Department of Electronic Engineering, Universitat Rovira i Virgili (URV) is one of the strongest groups in compact modeling in Europe. We are leading one European project on compact modeling (in which a total of 15 European universities and companies participate). We also participate on two other European projects (one about nanoscale MOSFETs and another one about organic Thin Film Transistors).
I am looking forward to receiving excellent applications!
Benjamin IƱiguez
Department of Electronic Engineering
Tarragona, SPAIN
Universitat Rovira i Virgili (URV)
E-mail: benjamin.iniguez@gmail.com
I am looking for one or two candidates to work in my research group at the Universitat Rovira i Virgili (Tarragona, Spain) in the field of compact modeling of advanced semiconductor devices. Therefore, I would like to receive CVs from potential applicants. Once I have selected the candidates, we will make the application.
The candidates must have a Ph D in Electrical Engineering, Electronic Engineering, Physics or Telecommunication Engineering.
There are two open Calls: the one for Intra European Fellowships (FP7-PEOPLE-2009-IEF) and the one for International Incoming Fellowships (FP7-PEOPLE-2009-IIF). Therefore, candidates from European countries can apply for an Intra European Fellowship and candidates from outside Europe can apply for an International Incoming Fellowship.
These felowships can be for one or two years. Salaries are extremely good and the prestige of having this type of fellowship is very high. For this reason, there is a tough competition to get these fellowships.
I am looking for candidates for these Marie Curie Grants, both from Europe and outside Europe. Candidates must have a good CV (preferably with more than 4 publications in international journals, in order to have chances). In order to fit the Marie Curie requirements, their age should be below 35.
If successful, the postdoctoral researchers will work on the characterization of compact modeling of any of the advanced semiconductor devices targeted by our research European projects: nanoscale MOSFETs, SOI and Multi-Gate MOSFETs, strained-Si/SiGe MOSFETs, Schottky-Barrier MOSFETs, nanowire FETs, III-V HEMTs and organic TFTs.
The specific device/s in which the postdoctoral researcher will work will depend on his/her preference and background.
Candidates must send me by e-mail (to benjamin.iniguez@gmail.com) a CV or resume by AUGUST 6. Successful applicants will be informed by August 7, and then we will start to make the application. The successful candidates will be informed on the steps to do.
Tarragona is a small city (110000 inhabitants) on the Mediterranean coast, about 100 Km south from Barcelona, and very well connected to Barcelona and the main Spanish cities by rail and highway. Tarragona is a very old city, very important during the Roman Empire, and with a lot of historical landmarks.
The quality of life in Tarragona is excellent. Mediterranean and mild climate the whole year. Wonderful beaches around the city (even at the city). Mountains close to the city (even the Pyrenees are not far). Besides, the city is very quiet, but with an intense nightlife.
My research group in the Department of Electronic Engineering, Universitat Rovira i Virgili (URV) is one of the strongest groups in compact modeling in Europe. We are leading one European project on compact modeling (in which a total of 15 European universities and companies participate). We also participate on two other European projects (one about nanoscale MOSFETs and another one about organic Thin Film Transistors).
I am looking forward to receiving excellent applications!
Benjamin IƱiguez
Department of Electronic Engineering
Tarragona, SPAIN
Universitat Rovira i Virgili (URV)
E-mail: benjamin.iniguez@gmail.com
Papers in IEEE TED, Vol 56 (8), Aug. 2009
Jul 22, 2009
SINANO-NANOSIL Workshop
The SINANO-NANOSIL Workshop will take place in Athens on September 18th, 2008, during the ESSDERC-ESSCIRC Conference.
This Workshop, continuation of the former SINANO Workshop, is a very valuable discussion forum in the area of nanoelectronics devices.
The aim of this Workshop is to present the status and trends of CMOS and beyond-CMOS nanodevices for terascale ICs and to establish a discussion forum in the field of nanoelectronics devices.
The SINANO-NANOSIL Workshop is supported by the SINANO Institute, which is a new European entity created by the main laboratories of the European academic community working in nanoelectronics, and by the European Network of Excellence NANOSIL which targets Silicon-based Nanodevices and is funded by the European Commission for the 7th Framework Programme, from 2008 to 2011. The former SINANO Workshop was funded by the prebvious Network of Excellence, called SINANO.
The program of the SINANO-NANOSIL Workshop consists of several presentations given by a number of representatives of NANOSIL partners:
9:00 Limitations in future gate stack materials
O. Engstrom
Chalmers University
9:30 Metallic source/drain for advanced MOS architectures: from material engineering to device integration
E. Dubois,
IEMN
10:00 Coffee break
10:30 Advanced Memory devices using multi-gate and 3D structures
B. DeSalvo
LETI
11:00 Tunnel FET or Ferroelectric FET to achieve a sub-60mV/decade small swing switch
A. Ionescu
EPFL
11:30 Electron Transport in Graphene Quantum Dots and Quantum Point Contacts
L. Ponomarenko
University of Manchester
12:00 Lunch
13:30 Variability in Nanoscale CMOS and Nanowires
A. Asenov
University of Glasgow
14:00 Simulation of gate leakage currents in UTB MOSFETs and Nanowires
A. Schenk,
ETH-Zentrum
14:30 3D quantum transport simulations of Si Nanowires: impact of elastic and inelastic scattering
M. Pala
IMEP-LAHC, Grenoble INP-Minatec
15:00 Deterministic solution of the 1D Boltzmann transport equation
G. Baccarani, E. Gnani, A. Gnudi and S. Reggiani
ARCES-IUNET
15:30 End of the Workshop
This Workshop, continuation of the former SINANO Workshop, is a very valuable discussion forum in the area of nanoelectronics devices.
The aim of this Workshop is to present the status and trends of CMOS and beyond-CMOS nanodevices for terascale ICs and to establish a discussion forum in the field of nanoelectronics devices.
The SINANO-NANOSIL Workshop is supported by the SINANO Institute, which is a new European entity created by the main laboratories of the European academic community working in nanoelectronics, and by the European Network of Excellence NANOSIL which targets Silicon-based Nanodevices and is funded by the European Commission for the 7th Framework Programme, from 2008 to 2011. The former SINANO Workshop was funded by the prebvious Network of Excellence, called SINANO.
The program of the SINANO-NANOSIL Workshop consists of several presentations given by a number of representatives of NANOSIL partners:
9:00 Limitations in future gate stack materials
O. Engstrom
Chalmers University
9:30 Metallic source/drain for advanced MOS architectures: from material engineering to device integration
E. Dubois,
IEMN
10:00 Coffee break
10:30 Advanced Memory devices using multi-gate and 3D structures
B. DeSalvo
LETI
11:00 Tunnel FET or Ferroelectric FET to achieve a sub-60mV/decade small swing switch
A. Ionescu
EPFL
11:30 Electron Transport in Graphene Quantum Dots and Quantum Point Contacts
L. Ponomarenko
University of Manchester
12:00 Lunch
13:30 Variability in Nanoscale CMOS and Nanowires
A. Asenov
University of Glasgow
14:00 Simulation of gate leakage currents in UTB MOSFETs and Nanowires
A. Schenk,
ETH-Zentrum
14:30 3D quantum transport simulations of Si Nanowires: impact of elastic and inelastic scattering
M. Pala
IMEP-LAHC, Grenoble INP-Minatec
15:00 Deterministic solution of the 1D Boltzmann transport equation
G. Baccarani, E. Gnani, A. Gnudi and S. Reggiani
ARCES-IUNET
15:30 End of the Workshop
9:00 Limitations in future gate stack materials
O. Engstrom
Chalmers University
9:30 Metallic source/drain for advanced MOS architectures: from material engineering to device integration
E. Dubois,
IEMN
10:00 Coffee break
10:30 Advanced Memory devices using multi-gate and 3D structures
B. DeSalvo
LETI
11:00 Tunnel FET or Ferroelectric FET to achieve a sub-60mV/decade small swing switch
A. Ionescu
EPFL
11:30 Electron Transport in Graphene Quantum Dots and Quantum Point Contacts
L. Ponomarenko
University of Manchester
12:00 Lunch
13:30 Variability in Nanoscale CMOS and Nanowires
A. Asenov
University of Glasgow
14:00 Simulation of gate leakage currents in UTB MOSFETs and Nanowires
A. Schenk,
ETH-Zentrum
14:30 3D quantum transport simulations of Si Nanowires: impact of elastic and inelastic scattering
M. Pala
IMEP-LAHC, Grenoble INP-Minatec
15:00 Deterministic solution of the 1D Boltzmann transport equation
G. Baccarani, E. Gnani, A. Gnudi and S. Reggiani
ARCES-IUNET
15:30 End of the Workshop
O. Engstrom
Chalmers University
9:30 Metallic source/drain for advanced MOS architectures: from material engineering to device integration
E. Dubois,
IEMN
10:00 Coffee break
10:30 Advanced Memory devices using multi-gate and 3D structures
B. DeSalvo
LETI
11:00 Tunnel FET or Ferroelectric FET to achieve a sub-60mV/decade small swing switch
A. Ionescu
EPFL
11:30 Electron Transport in Graphene Quantum Dots and Quantum Point Contacts
L. Ponomarenko
University of Manchester
12:00 Lunch
13:30 Variability in Nanoscale CMOS and Nanowires
A. Asenov
University of Glasgow
14:00 Simulation of gate leakage currents in UTB MOSFETs and Nanowires
A. Schenk,
ETH-Zentrum
14:30 3D quantum transport simulations of Si Nanowires: impact of elastic and inelastic scattering
M. Pala
IMEP-LAHC, Grenoble INP-Minatec
15:00 Deterministic solution of the 1D Boltzmann transport equation
G. Baccarani, E. Gnani, A. Gnudi and S. Reggiani
ARCES-IUNET
15:30 End of the Workshop
Subscribe to:
Posts (Atom)