Jul 15, 2020

[paper] Power Side-Channel Attacks in NCFET

Knechtel, Johann, Satwik Patnaik, Mohammed Nabeel, Mohammed Ashraf,
Yogesh S. Chauhan, Jörg Henkel, Ozgur Sinanoglu, and Hussam Amrouch
Power Side-Channel Attacks in Negative Capacitance Transistor (NCFET)
IEEE Micro, DOI 10.1109/MM.2020.3005883
Preprint arXiv:2007.03987 (2020)

Abstract: Side-channel attacks have empowered bypassing of cryptographic components in circuits. Power side-channel (PSC) attacks have received particular traction, owing to their non-invasiveness and proven effectiveness. Aside from prior art focused on conventional technologies, this is the first work to investigate the emerging Negative Capacitance Transistor (NCFET) technology in the context of PSC attacks. We implement a CAD flow for PSC evaluation at design-time. It leverages industry-standard design tools, while also employing the widely-accepted correlation power analysis (CPA) attack. Using standard-cell libraries based on the 7nm FinFET technology for NCFET and its counterpart CMOS setup, our evaluation reveals that NCFET-based circuits are more resilient to the classical CPA attack, due to the considerable effect of negative capacitance on the switching power. We also demonstrate that the thicker the ferroelectric layer, the higher the resiliency of the NCFET-based circuit, which opens new doors for optimization and trade-offs.

Fig: (a) NCFET structure,with ferroelectric layer integrated inside the transistor’s gate stack;
(b) Equivalent caps series, where the internal voltage exhibits a greater voltage (Vint  > VG)

Acknowledgments: This work was supported in part by the Center for Cyber Security (CCS) at New York University Abu Dhabi (NYUAD). The work of Satwik Patnaik was supported by the Global Ph.D. Fellowship at NYU/NYUAD. Besides, parts of this work were carried out on the HPC facility at NYUAD.

A Cambridge post-graduate student, Marian Rejewski rebuilds Polish Enigma-code-breaking box that paved the way for Turing ... and Victory! https://t.co/hPLDTC9Ocv #paper https://t.co/ZNrvrJN0Zd


from Twitter https://twitter.com/wladek60

July 15, 2020 at 02:21PM
via IFTTT

Jul 14, 2020

[paper] First Principles Based Compact Model for 2D-Channel MOSFETs

Das, Biswapriyo, and Santanu Mahapatra
First Principles Based Compact Model for 2D-Channel MOSFETs
researchgate.net online publication

Abstract: We propose a generalized compact model for any two-dimensional material channel-based metal-oxide-semiconductor field-effect transistors. Unlike existing ones, the proposed model is first principles based and thus has ability to predict the circuit performance only using the crystallographic information of the channel material. It is ‘core’ in nature and developed following the industry-standard drift-diffusion formalism based ‘top-down’ hierarchy employing the FermiDirac statistics. We also implement the model in professional circuit simulator and good convergence is observed in 15-stage ring oscillator simulation.
Fig: Synopsis of the modeling framework. First, certain material specific parameters are extracted employing density functional theory computations and Hamiltonian calibration, which thereafter are used to develop the compact device model of the 2D-channel MOSFET using drift-diffusion formalism. The drain current and terminal charges obtained henceforth are used to implement digital circuits in commercial circuit simulator using its Verilog-AMS interface. 

[RG] research paper reached 500 citations


FOSS EKV2.6 Verilog-A Compact MOSFET Model
Wladek Grabinski1, Marcelo Pavanello2, Michelly de Souza2, Daniel Tomaszewski3, Jola Malesinska3, Grzegorz Głuszko3, Matthias Bucher4, Nikolaos Makris4, Aristeidis Nikolaou4, Ahmed Abo-Elhadid5, Marek Mierzwinski6, Laurent Lemaitre7, Mike Brinson8, Christophe Lallement9, Jean-Michel Sallese10, Sadayuki Yoshitomi11, Paul Malisse12, Henri Oguey13, Stefan Cserveny13, Christian Enz10, François Krummenacher10 and Eric Vittoz10 
in 49th European Solid-State Device Research Conference 
(ESSDERC; pp. 190-193)

DOI: 10.1109/essderc.2019.8901822 

FOSS EKV2.6 Verilog-A at GitHub https://github.com/ekv26/model

1 MOS-AK Association (EU), 
2 Centro Universitario FEI, Sao Bernardo do Campo (BR), 
3 Institute of Electron Technology, Warsaw (PL), 
4 Technical University of Crete, Chania (GR), 
5 Mentor Graphics (USA), 
6 Keysight Technologies (USA), 
7 Lemaitre EDA Consulting, 
8 London Metropolitan University (UK), 
9 ICube, Strasbourg University (F), 
10 EPFL Lausanne, 
11 Toshiba (J), 
12 Europractice/IMEC (B), 
13 CSEM S.A., Neuchatel (CH)