Dec 3, 2020

[C4P] e-Engineering 2021 Conference


 
 
 
 
 
 
 

THE WORLD'S PREMIER FORUM DEDICATED TO PRESENTING AND DISCUSSING E-ENGINEERING COURSES e-ENGINEERING'2021 

INTERNATIONAL e-ENGINEERING EDUCATION SERVICES CONFERENCE

22 -23 JUNE, 2021 

WADI MUSA (PETRA), JORDAN 

(The conference may follow a hybrid or fully online model depending on the pandemic evolution) 

Conference website: https://e-engineering.org/ With the technical co-sponsorship support of the IEEE Education Society and the IEEE Jordan Section. 

KEY DATES:
  • Submission deadline: January 10, 2021
  • Notification of acceptance: March 1, 2021
  • Camera-ready manuscript: April 5, 2021

PAPER SUBMISSION: https://e-engineering.org/ 

The INTERNATIONAL e-ENGINEERING EDUCATION SERVICES CONFERENCE (e-ENGINEERING'2021) is the world's premier forum dedicated to presenting and discussing e-Engineering courses implementation. The goal is to exchange ideas and best practices in all aspects related to the set up of e-Engineering courses, with a focus on undergraduate and graduate courses as well as vocational and lifelong learning training. The conference seeks to disseminate the concept of e-Engineering, and the responses it brings to the continuous need for enlarging and improving engineering education in a rapidly changing world. e-ENGINEERING 2021 will take place in Wadi Musa, near the ancient archaeological site of Petra, Jordan, a UNESCO World Heritage Site, and it is organised by the Tafila Technical University (TTU). You are invited to participate and submit your contributions to e-ENGINEERING 2021. 

The areas of interest include (but are not limited to) the following e-Engineering topics:

** Implementation strategies
* Curriculum building
* Course organization
* Learning platforms
* Learning strategies
* Learning scenarios

** Pedagogical aspects
* Pedagogical innovations
* Gamification strategies
* e-Lecturing and e-Tutoring
* Students assessment and e-Rubric

** Remote experimentation
* Simulation tools
* Virtual laboratories
* Virtual instrumentation interfaces
* Remote laboratories
* Remote robotic laboratories
* Remote experiments interfaces
* Scheduling access to remote experiments
* Security issues

** Organizational aspects
* Teachers training
* Technicians training
* Financial models
* Teachers payment
* Quality assessment
* Accreditation processes
* Legal aspects 

** Course examples
* Successful implementations of e-Engineering courses

** Any other aspects related to e-Engineering courses

Publications: The official language of the Conference is English. 

All papers will be double-blind peer-reviewed by, at least, three reviewers based on full paper submission. e-ENGINEERING 2021 will produce formal electronic Proceedings, which will include all accepted scientific papers, with ISBN to be submitted to possible indexation in the IEEEXplore Digital Library and other bibliographical search engines. No show papers will be excluded from indexation. For inclusion in the formal Proceedings, papers accepted for oral presentation require a final 6 to 8 pages manuscript, while papers accepted for poster presentation require a final 2 to 4 pages manuscript. Best Paper Award: The e-ENGINEERING 2021 Best Paper Award will be announced during the closing session. 


For more information, please visit the conference website: https://e-engineering.org/ If you have any questions, do not hesitate to email conference@e-engineering.org
Program Chairs Manuel Gericota, IPP, Portugal Sammy Verslype, KU Leuven, Belgium

 
 
 
 

If you wish to unsubscribe from conference eNotices, please visit the IEEE Communications Preference and Policies page and uncheck the "Local IEEE Communications" box. 

 
 
IEEE App
 
 
 
 
 
© 2020 IEEE– All rights reserved.
 
 
 

[EMPHASIS] Virtual Launch Event

Virtual Launch Event 
of EMPHASIS Research Centre
University of Cyprus

In case you missed any parts of the event, the recording can be found at the link below on our YouTube channel:

For more information, please reach out 
iezekiel@ucy.ac.cy  EMPHASIS Director 

Sincerely,
Chrysafis Andreou, PhD
Lecturer
Department of Electrical and Computer Engineering
Emphasis Research Centre
University of Cyprus

[FOSDEM 2021] Open Source Computer Aided Design and Modeling devroom

We are pleased to announce the CfP for: 

Open Source Computer Aided Design and Modeling devroom 
at FOSDEM 2021, 
on Sunday, 7 February 2021 

FOSDEM website:
FOSDEM Code of Conduct:

We hope you'll join us for a full day of talks, demos and interesting discussions on designing, modeling and testing hardware using Open Source tools. This year's event will be fully virtual and will feature multiple channels for talks, Q&A as well as hallway discussions.

We welcome any talk proposals about the creation of physical objects.

Topics of interest include, but are not limited to:
- Open Hardware projects
- Circuit Design
    * Printed circuit board design tools
    * Circuit simulation
- 3d modeling and analysis
    * Solid modeling tools
    * Meshing, modeling and transforming physical representations
    * Finite element analysis
- 3d printing
    * 3d slicing tools
    * Motor control
- Machine design and integration
    * ECAD/MCAD integration
    * Thermal analysis
    * Wire modeling
- Physical Model Data storage
    * Data representation and optimization
    * Version control in hardware data storage
    * Collaborative and team-based hardware design techniques

Slots will be allocated for short (20 minutes) and long (40 minutes) talks. Speakers need to specify their preferred format. Both include time for questions and answers. Depending on the number of submissions, submitters may be asked to utilize an alternate time format.

The submission process
Please submit your proposals at
https://penta.fosdem.org/submission/FOSDEM21

If you already have a Pentabarf account (for example as a result of having submitted a proposal in the past), make sure you use it to log in and submit your proposal. Do not create a new account if you already have one.

Please include the following information with your submission:
- Abstract
- Preferred Session length
- Speaker bio
- Link to any hardware / code /slides for the talk

When you submit your proposal (creating an "Event" in Pentabarf), make sure you choose the "Open Source Computer Aided Modeling and Design" in the track drop-down menu. Otherwise, your proposal may go unnoticed. Fill in at least a title and abstract for the proposed talk and a suggested duration. Keep in mind that much of the value in these meetings comes from the discussions, so please allot at least 20% of the talk time for questions and answers.

Important dates
- Call for papers available: 2 December 2020
- Call for participation closes: 20 December 2020
- Devroom schedule available: 24 December 2020
- Talk recording uploads due: no later then 14 January 2020
- Devroom day: Sunday 7 February 2021 (09:00 to 17:00)
Recordings
Because this year's conference will be fully virtual, all talks must be pre-recorded.  These will be verified for sound and video quality prior to the conference.

Each accepted talk will have a dedicated chaperone to help you through the process of recording, encoding and uploading your talk.

The recordings will be published under the same license as all FOSDEM
content (CC-BY).

open-hardware-devroom mailing list
open-hardware-devroom@lists.fosdem.org
https://lists.fosdem.org/listinfo/open-hardware-devroom

Dec 2, 2020

IEEE EDS Golden List of Reviewers

Golden List of Reviewers for 2020

Stat Data
CountryReviewers
USA559
China286
India159
Japan151
S.Korea121
Taiwan111
Italy102
Germany90
United Kingdom79
France64
Belgium63
Singapore35
Switzerland29
Austria28
Spain27
Hong Kong25
Russia22
Canada22
Netherlands19
Iran14
Brazil14
Turkey12
Australia12
Sweden10
Poland10
Greece10
Saudi Arabia8
Mexico8
Israel5
Ukraine4
Slovakia3
Portugal3
Malaysia3
Kazakhstan3
Egypt3
Algeria2
Bulgaria2
Denmark2
Finland2
Latvia2
Lithuania2
Qatar2
Romania2
Venezuela2
Bangladesh1
Belarus1
Croatia1
Czechia1
Ireland1
Kuwait1
Lebanon1
Macedonia1
Slovenia1
Tunisia1
UAE1

Dec 1, 2020

[paper] THz characterization and modeling of SiGe HBTs

Sebastien Fregonese, Marina Deng, IEEE member, Marco Cabbia, Chandan Yadav*, IEEE member, Magali De Matos, and Thomas Zimmer, Senior Member, IEEE
THz characterization and modeling of SiGe HBTs
review (invited)
IEEE J-EDS, 2020, pp.1-1 
DOI:10.1109/JEDS.2020.3036135
hal-03014869

IMS Laboratory, University of Bordeaux (F)
*Department of Electronics and Communication Engineering, National Institute of Technology Calicut (IN)


Abstract: This paper presents a state-of-art review of on-wafer S-parameter characterization of THz silicon transistors for compact modelling purpose. After, a brief review of calibration/deembedding techniques, the paper focuses on the on-wafer calibration techniques and especially on the design and dimensions of lines built on advanced silicon technologies. Other information such as the pad geometry, the ground plane and the floorplan of the devices under test are also compared. The influence of RF probe geometry on the coupling with the substrate and adjacent structures is also considered to evaluate the accuracy of the measurement, especially using EM simulation methodology. Finally, the importance of measuring above 110 GHz is demonstrated for SiGe HBT parameter extraction. The validation of the compact model is confirmed thanks to an EM-spice cosimulation that integrates the whole calibration cum deembedding procedure.
Fig: EM probe models based on Picoprobe GGB (a) 1 GHz -110 GHz, (b) WR5, (c) WR3 and d) WR2.2. In all models, white=coaxial insulator, gray=solder, yellow=metal.

A complete description of probe topology and technology is given in:
A. Rumiantsev et R. Doerner; RF Probe Technology: History and Selected Topics; IEEE Microw. Mag., vol. 14, no 7, p. 46‑58, Nov. 2013, DOI: 10.1109/MMM.2013.2280241

Aknowledgement: This work is partly funded by the French Nouvelle-Aquitaine Authorities through the FAST project. The authors also acknowledge financial support from the EU under Project Taranto (No. 737454). The authors would like to thank STM for supplying the silicon wafer.