Jul 14, 2023

[paper] TMD FETs

Ahmed Mounira, Benjamin Iñigueza, François Limea, Alexander Kloesb
Theresia Knoblochc, Tibor Grasserc
Compact I-V model for back-gated and double-gated TMD FETs
Solid-State Electronics (2023): 108702
DOI: 10.1016/j.sse.2023.108702

a Rovira I Virgili University, Tarragona, Spain
b University of Applied Sciences, Giessen, Germany
c TU Wien, Vienna, Austria

Abstract: A physics-based analytical DC compact model for double and single gate TMD FETs is presented. The model is developed by calculating the charge density inside the 2D layer which is expressed in terms of the Lambert W function that recently has become the standard in SPICE simulators. The current is then calculated in terms of the charge densities at the drain and source ends of the channel. We validate our model against measurement data for different device structures. A superlinear current increase above certain gate voltage has been observed in some MoS2 FET devices, where we present a new mobility model to account for the observed phenomena. Despite the simplicity of the model, it shows very good agreement with the experimental data.
Fig : 2D schematic structure for 2D TMD FETs: (a) a double gated monolayer MoS2 FET. 
(b) a double gated monolayer WSe2 FET. (c)  single back-gated multilayer MoS2 FET. 
(d) single back-gated monolayer FET.


No comments:

Post a Comment