Jan 31, 2007

IET (former IEE) Award

Today I've learnt that the Institution of Engineering and Technology has awarded the Circuits, Devices and Systems Premium, to B. Iniguez, J. Deen and O. Marinov, for the paper “Charge Transport in Organic and Polymer Thin-Film Transistors: Recent Issues”.

Congratulations!

Jan 30, 2007

CDE in Madrid

Today I'm leaving for the CDE in Madrid. It is a Spanish conference, though with many international attendants. This year it is mainly focused on photonics, but there are many papers (and posters) on compact modeling. I'll report on this conference next week, with some comments on the best (under my own criteria) papers.

Jan 29, 2007

About the ITC'07 in Rome

Well, it has been a little bit disappointing, because though there were near 100 works, only four of them were on compact modeling. However, the rest of all has been very interesting, and I've learn more than I ever wanted to know about fabrication processes...
Once everything is added up, I'd like to point out some papers: one of Plastic Logic, Ltd where they were presenting statistics about defects in their fabricated circuits (panels), and another from Canon and the Tokyo Institute of Technology.
The latter was about parameter dispersion on TFT, one thing I believe to be quite forgotten about in compact modeling and very (VERY) important for design. The paper is good, but it lets out many things (effects of separation, orientation, mismatch in size, correlations among variations, etc...) However, it is a good start.

Jan 23, 2007

The European Network of Excellence "SINANO" addressed Compact Modelling of Multiple-Gate MOSFETs

From January 2004 to December 2006, a number of European teams have been working together in a Network of Excellence called SINANO, devoted to the study of novel structures of Silicon nanodevices.

The work has included technology, characterization, advanced simulation and compact modeling of novel structures of nanoscale MOSFETs.

The compact modeling work has especially addressed Multuple-Gate MOSFETs, in particular Double-Gate (DG) and Gate All Around (GAA) MOSFETs. The joint effort on compact modeling has led to several publications in international journals and conference proceedings.

Among the compact modeling publications carried out under the umbrella of the SINANO Network of Excellence, I want to mention the following paper, which was invited to the Special Issue on Advanced Compact Models and 45-nm Modeling Challenges, of IEEE Transactions on Electron Devices:
B. Iñiguez, T. A., Fjeldly, A. Lazaro, F. Danneville and M. J. Deen, “Compact-modeling solutions for nanoscale double-gate and gate-all-around MOSFETs,” IEEE Trans. on Electron Devices, vol 53, no. 9, pp. 2128-2142 September 2006

(This is an excellent review of the compact modeling work carried so far in Multiple-Gate devices and provides very interesting solutions for a 2-D or 3-D analytical model)


ITC in Rome

Well, today I'm leaving for the International Thin-Film Transistor in Rome, so the blog is going to be un-updated until I come back. However, I promise a (quite) full report when I return.

Jan 22, 2007

A historical note

This post is a historical hint. This weekend I've been surfing the internet, and I've been looking for some pages on Spice history. Why Spice? Well, all of you know that if spice (or similar) didn't exist, then probably the semiconductor revolution wouldn't have taken place. The first link is to the wikipedia, where they put a quite extensive article about it, including even a list of commercial and free simulators. Only a little comment: In the list they include Eldo, and I think that I should note that, while Eldo is in fact a simulator, it is one of the few that is not Spice-based. Another link is to the page of ecircuitcenter, where they put quite the same information, but in the format of list, which is maybe clearer.

The basic facts about the name "Spice" are few: created as a class project by Larry Nagel (under supervision of Ron Rohrer) it was first called CANCER (Computer Analysis of Non-Linear Circuits Excluding Radiation), because of the time it was created. In 1972 (yes, that's before I was born...), the final name SPICE (Simulation Program with IC Emphasis) was introduced. And that's all about the name. Another day, I'll talk about other features of this simulator.

Jan 18, 2007

Language of choice

I agree with the post from Marek Mierzwinski (below) from Tiburon Design Automation. Moreover, we people working on compact modelling should agree to use all the same language of choice. However, the nice thing about standards is having so many to choose from...

Anyway, there is a question I would like to point out: model development should be done in a language that allows easy integration with commercial simulators. Up to here, both Verilog and HDLs meet the requirements. However, the last step for a model (when it comes of age or it has been accepted by the community as the ideal model for a given device), must be to be implemented in a (many) simulator as a built-in option. In this case, obviously, implementation must be done in some lower-level language like C/C++/Fortran/etc... Otherwise, the simulator will be too sloooooowwwww to simulate large circuits.

Jan 15, 2007

More DG

I've been looking at a not very known journal: the International Journal of Numerical Modelling: Electronic Networks, Devices and Fields, from Wiley. I've found an useful paper from the EKV people: "Explicit modelling of the double-gate MOSFET with VHDL-AMS". It is in the vol 19, issue 3 (may/june 2006). It seems that going VHDL is the future for all those implementing models, at least in the first stages. I agree with this trend, because it is much easier to use than trying to tie your C-code inside programs like HSPICE or Intusoft's simulator IsSpice. Moreover, it is also easier to depure and also it is easier to test the models. In some days, I should post something about model testing...

In the same issue, there is also another interesting paper about accurate substrate modelling for RF applications.

Jan 11, 2007

Undoped Double-Gate MOSFETs

It seems that this is the star subject in compact modelling in both Solid-State Electronics from Elsevier and the IEEE Transactions on Electron Devices. I have seen at least four different papers on the subject.

I think that the more interesting one among them is "A Review of Core Compact Models for Undoped Double-Gate SOI MOSFETs", from Adelmo Ortiz-Conde et al. I believe this for two reasons: the first one is that it is very convenient having a review of the state-of-the-art from time to time, and the second reason is that they are, probably, one of the best people to do this review, because they were one of the first research groups to work on this subject.

Jan 10, 2007

An interesting grant offer

The Microelectronics National Center (in Barcelona, dependent on the Spanish Research Council (CSIC)) opened a call for proposals to allow external researchers the use of their installations. The grant offer may also include allocation fees. Interesting to all those interested, mainly, in MEMs.

Jan 9, 2007

Tanner

Nearly a year after they released the 11.2 version of Tanner Tools, they are releasing a new version 12.2. Why am I posting this? Because they were one of the first to implement the PSP model (I remind you that PSP was elected on november 2005 by the CMC as the new standard). However, I'd like to point out that no effort has been put into implementing the other finalist (HiSim) or even the BSIM5. Life is hard for loser models...

Jan 5, 2007

Plastic electronics

I've got a mail from a friend (Jamal Deen) with some very important news to all those working on plastic electronics: it seems that Plastic Logic has got some small cash (around 100.000.000'00 USD) to start a production facility in Dresden, Germany. They are planning to build the first commercial production plant of plastic electronics, starting in 2008 (yes, that is next year!). Look at their press release here.

The other news is that Polymer Vision (Philips' spin-off) will be starting the production of rollable displays as soon as this same year. See the press release here.

Well, big news for everybody. It seems that we're about to enter a new age in consumer electronics, that of flexible electronics. Changes are very likely to be huge, but this is good, don't you agree?

Jan 4, 2007

Simulators

Today, I'll talk about ngSpice. The link is a page dedicated to this free-source simulator (in fact, it is its homepage). there you can find anything you need to download and compile one of the best simulators going around. However, the point is not only that it is a very good simulator, but that you can also implement your models there. And it's for free.... If you need more, you can also go to the gEDA project, that is a full design suite. It is more oriented to simulation of circuits than to simulation of devices, but it can be useful to device people to check the model in a full design flow.

Jan 3, 2007

Conferences

A friend of mine (Benjamin Iñiguez) has sent me links to some important conferences regarding compact modeling. The first one is to be held on Yokohama, Japan on January 23, and it is called the 4th International Workshop on Compact Modeling (IWCM). Lots of interesting talks and many good research being presented there.

The second link is for the 2007 Workshop on Compact Modeling, to be held in Santa Clara on May, 20-24. Also lots of important people (Jamal Deen, Chenming Hu, Matthias Bucher, Tor Fjieldy, Benjamin Iñiguez, Adelmo Ortiz-Conde, etc..), so it is very possible that you will find lots of important results there.

Another conference is the CDE, in Spain. It is a national one, but many good people is going there.

Jan 2, 2007

Why models are useful

Have a look at this blog from David Rutledge. It explanins very clearly what models (as he says, in the sense used in the Semiconductor industry) are, and what are they used for. He explains many things about different kinds of models, including the whole design process. It is good to keep an eye on the whole process, and not to get too focused on the mathematical modeling of the transistors.

Happy new year!

Well, after the celebrations of New Year, it's now time to get again to the real life. There are lots of things to comment on.
The first thing is the effect of the earthquake on the semiconductor production capabilities of Taiwan and the neighbour countries. People says that these effectes have been "limited" (have a look at this link: it is a very good source of news). We'll see...
I'd like to comment also the work of one of my students: she passed her final project on december 22 (with very good marks...), and she is now a very happy telecom engineer. However, her project had little to do with telecommunications, because I was directing her and it is traditional in our university that the project is related to the research of the supervisor. The project was on comparing the goodness of different methods of fitting models to experimental results using genetic algorithms. She compared queen-bee with classical methods, plus a combination of both. Results were quite good. If you are interested, ask me...